| 
					
				 | 
			
			
				@@ -549,3 +549,172 @@ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				 #define OMAP4430_RM_WKUP_GPIO1_CONTEXT			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x003c) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				 #define OMAP4_PM_WKUP_TIMER1_WKDEP_OFFSET		0x0040 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				 #define OMAP4430_PM_WKUP_TIMER1_WKDEP			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x0040) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET		0x0044 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_RM_WKUP_TIMER1_CONTEXT			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x0044) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PM_WKUP_TIMER12_WKDEP_OFFSET		0x0048 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PM_WKUP_TIMER12_WKDEP			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x0048) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_RM_WKUP_TIMER12_CONTEXT_OFFSET		0x004c 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_RM_WKUP_TIMER12_CONTEXT		OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x004c) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET		0x0054 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_RM_WKUP_SYNCTIMER_CONTEXT		OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x0054) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PM_WKUP_USIM_WKDEP_OFFSET			0x0058 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PM_WKUP_USIM_WKDEP			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x0058) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_RM_WKUP_USIM_CONTEXT_OFFSET		0x005c 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_RM_WKUP_USIM_CONTEXT			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x005c) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_RM_WKUP_SARRAM_CONTEXT_OFFSET		0x0064 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_RM_WKUP_SARRAM_CONTEXT			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x0064) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PM_WKUP_KEYBOARD_WKDEP_OFFSET		0x0078 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PM_WKUP_KEYBOARD_WKDEP			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x0078) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET		0x007c 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_RM_WKUP_KEYBOARD_CONTEXT		OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x007c) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PM_WKUP_RTC_WKDEP_OFFSET			0x0080 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PM_WKUP_RTC_WKDEP			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x0080) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_RM_WKUP_RTC_CONTEXT_OFFSET		0x0084 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_RM_WKUP_RTC_CONTEXT			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x0084) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+/* PRM.WKUP_CM register offsets */ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_CM_WKUP_CLKSTCTRL_OFFSET			0x0000 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_CM_WKUP_CLKSTCTRL			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0000) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET		0x0020 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_CM_WKUP_L4WKUP_CLKCTRL			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0020) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_CM_WKUP_WDT1_CLKCTRL_OFFSET		0x0028 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_CM_WKUP_WDT1_CLKCTRL			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0028) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET		0x0030 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_CM_WKUP_WDT2_CLKCTRL			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0030) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET		0x0038 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_CM_WKUP_GPIO1_CLKCTRL			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0038) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET		0x0040 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_CM_WKUP_TIMER1_CLKCTRL			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0040) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_CM_WKUP_TIMER12_CLKCTRL_OFFSET		0x0048 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_CM_WKUP_TIMER12_CLKCTRL		OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0048) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET		0x0050 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_CM_WKUP_SYNCTIMER_CLKCTRL		OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0050) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_CM_WKUP_USIM_CLKCTRL_OFFSET		0x0058 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_CM_WKUP_USIM_CLKCTRL			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0058) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_CM_WKUP_SARRAM_CLKCTRL_OFFSET		0x0060 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_CM_WKUP_SARRAM_CLKCTRL			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0060) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET		0x0078 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL		OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0078) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_CM_WKUP_RTC_CLKCTRL_OFFSET		0x0080 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_CM_WKUP_RTC_CLKCTRL			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0080) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_CM_WKUP_BANDGAP_CLKCTRL_OFFSET		0x0088 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_CM_WKUP_BANDGAP_CLKCTRL		OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0088) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+/* PRM.EMU_PRM register offsets */ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PM_EMU_PWRSTCTRL_OFFSET			0x0000 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PM_EMU_PWRSTCTRL			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_EMU_INST, 0x0000) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PM_EMU_PWRSTST_OFFSET			0x0004 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PM_EMU_PWRSTST				OMAP44XX_PRM_REGADDR(OMAP4430_PRM_EMU_INST, 0x0004) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET		0x0024 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_RM_EMU_DEBUGSS_CONTEXT			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_EMU_INST, 0x0024) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+/* PRM.EMU_CM register offsets */ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_CM_EMU_CLKSTCTRL_OFFSET			0x0000 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_CM_EMU_CLKSTCTRL			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_EMU_CM_INST, 0x0000) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_CM_EMU_DYNAMICDEP_OFFSET			0x0008 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_CM_EMU_DYNAMICDEP			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_EMU_CM_INST, 0x0008) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET		0x0020 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_CM_EMU_DEBUGSS_CLKCTRL			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_EMU_CM_INST, 0x0020) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+/* PRM.DEVICE_PRM register offsets */ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_RSTCTRL_OFFSET			0x0000 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_RSTCTRL				OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0000) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_RSTST_OFFSET				0x0004 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_RSTST				OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0004) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_RSTTIME_OFFSET			0x0008 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_RSTTIME				OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0008) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_CLKREQCTRL_OFFSET			0x000c 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_CLKREQCTRL				OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x000c) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VOLTCTRL_OFFSET			0x0010 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VOLTCTRL				OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0010) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_PWRREQCTRL_OFFSET			0x0014 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_PWRREQCTRL				OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0014) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_PSCON_COUNT_OFFSET			0x0018 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_PSCON_COUNT			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0018) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_IO_COUNT_OFFSET			0x001c 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_IO_COUNT				OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x001c) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_IO_PMCTRL_OFFSET			0x0020 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_IO_PMCTRL				OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0020) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VOLTSETUP_WARMRESET_OFFSET		0x0024 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VOLTSETUP_WARMRESET		OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0024) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VOLTSETUP_CORE_OFF_OFFSET		0x0028 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VOLTSETUP_CORE_OFF			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0028) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VOLTSETUP_MPU_OFF_OFFSET		0x002c 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VOLTSETUP_MPU_OFF			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x002c) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VOLTSETUP_IVA_OFF_OFFSET		0x0030 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VOLTSETUP_IVA_OFF			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0030) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VOLTSETUP_CORE_RET_SLEEP_OFFSET	0x0034 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VOLTSETUP_CORE_RET_SLEEP		OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0034) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VOLTSETUP_MPU_RET_SLEEP_OFFSET	0x0038 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VOLTSETUP_MPU_RET_SLEEP		OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0038) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VOLTSETUP_IVA_RET_SLEEP_OFFSET	0x003c 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VOLTSETUP_IVA_RET_SLEEP		OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x003c) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VP_CORE_CONFIG_OFFSET			0x0040 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VP_CORE_CONFIG			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0040) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VP_CORE_STATUS_OFFSET			0x0044 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VP_CORE_STATUS			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0044) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VP_CORE_VLIMITTO_OFFSET		0x0048 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VP_CORE_VLIMITTO			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0048) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VP_CORE_VOLTAGE_OFFSET		0x004c 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VP_CORE_VOLTAGE			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x004c) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VP_CORE_VSTEPMAX_OFFSET		0x0050 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VP_CORE_VSTEPMAX			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0050) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VP_CORE_VSTEPMIN_OFFSET		0x0054 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VP_CORE_VSTEPMIN			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0054) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VP_MPU_CONFIG_OFFSET			0x0058 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VP_MPU_CONFIG			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0058) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VP_MPU_STATUS_OFFSET			0x005c 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VP_MPU_STATUS			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x005c) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VP_MPU_VLIMITTO_OFFSET		0x0060 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VP_MPU_VLIMITTO			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0060) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VP_MPU_VOLTAGE_OFFSET			0x0064 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VP_MPU_VOLTAGE			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0064) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VP_MPU_VSTEPMAX_OFFSET		0x0068 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VP_MPU_VSTEPMAX			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0068) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VP_MPU_VSTEPMIN_OFFSET		0x006c 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VP_MPU_VSTEPMIN			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x006c) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VP_IVA_CONFIG_OFFSET			0x0070 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VP_IVA_CONFIG			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0070) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VP_IVA_STATUS_OFFSET			0x0074 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VP_IVA_STATUS			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0074) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VP_IVA_VLIMITTO_OFFSET		0x0078 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VP_IVA_VLIMITTO			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0078) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VP_IVA_VOLTAGE_OFFSET			0x007c 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VP_IVA_VOLTAGE			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x007c) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VP_IVA_VSTEPMAX_OFFSET		0x0080 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VP_IVA_VSTEPMAX			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0080) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VP_IVA_VSTEPMIN_OFFSET		0x0084 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VP_IVA_VSTEPMIN			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0084) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VC_SMPS_SA_OFFSET			0x0088 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VC_SMPS_SA				OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0088) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VC_VAL_SMPS_RA_VOL_OFFSET		0x008c 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VC_VAL_SMPS_RA_VOL			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x008c) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VC_VAL_SMPS_RA_CMD_OFFSET		0x0090 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VC_VAL_SMPS_RA_CMD			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0090) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VC_VAL_CMD_VDD_CORE_L_OFFSET		0x0094 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VC_VAL_CMD_VDD_CORE_L		OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0094) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VC_VAL_CMD_VDD_MPU_L_OFFSET		0x0098 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VC_VAL_CMD_VDD_MPU_L		OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0098) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VC_VAL_CMD_VDD_IVA_L_OFFSET		0x009c 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VC_VAL_CMD_VDD_IVA_L		OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x009c) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VC_VAL_BYPASS_OFFSET			0x00a0 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VC_VAL_BYPASS			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00a0) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VC_CFG_CHANNEL_OFFSET			0x00a4 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VC_CFG_CHANNEL			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00a4) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VC_CFG_I2C_MODE_OFFSET		0x00a8 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VC_CFG_I2C_MODE			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00a8) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_VC_CFG_I2C_CLK_OFFSET			0x00ac 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_VC_CFG_I2C_CLK			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00ac) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_SRAM_COUNT_OFFSET			0x00b0 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_SRAM_COUNT				OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00b0) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_SRAM_WKUP_SETUP_OFFSET		0x00b4 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_SRAM_WKUP_SETUP			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00b4) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_LDO_SRAM_CORE_SETUP_OFFSET		0x00b8 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_LDO_SRAM_CORE_SETUP		OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00b8) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_LDO_SRAM_CORE_CTRL_OFFSET		0x00bc 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_LDO_SRAM_CORE_CTRL			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00bc) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_LDO_SRAM_MPU_SETUP_OFFSET		0x00c0 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_LDO_SRAM_MPU_SETUP			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00c0) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_LDO_SRAM_MPU_CTRL_OFFSET		0x00c4 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4430_PRM_LDO_SRAM_MPU_CTRL			OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00c4) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define OMAP4_PRM_LDO_SRAM_IVA_SETUP_OFFSET		0x00c8 
			 |