|
@@ -1578,3 +1578,150 @@ DEFINE_CLK_OMAP_MUX_GATE(gpt1_fck, "wkup_clkdm", omap343x_gpt_clksel,
|
|
|
OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
|
|
|
OMAP3430_EN_GPT1_SHIFT, &clkhwops_wait,
|
|
|
gpt10_fck_parent_names, clkout2_src_ck_ops);
|
|
|
+
|
|
|
+static struct clk gpt1_ick;
|
|
|
+
|
|
|
+static struct clk_hw_omap gpt1_ick_hw = {
|
|
|
+ .hw = {
|
|
|
+ .clk = &gpt1_ick,
|
|
|
+ },
|
|
|
+ .ops = &clkhwops_iclk_wait,
|
|
|
+ .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
|
|
|
+ .enable_bit = OMAP3430_EN_GPT1_SHIFT,
|
|
|
+ .clkdm_name = "wkup_clkdm",
|
|
|
+};
|
|
|
+
|
|
|
+DEFINE_STRUCT_CLK(gpt1_ick, gpio1_ick_parent_names, aes2_ick_ops);
|
|
|
+
|
|
|
+DEFINE_CLK_OMAP_MUX_GATE(gpt2_fck, "per_clkdm", omap343x_gpt_clksel,
|
|
|
+ OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
|
|
|
+ OMAP3430_CLKSEL_GPT2_MASK,
|
|
|
+ OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
|
|
|
+ OMAP3430_EN_GPT2_SHIFT, &clkhwops_wait,
|
|
|
+ gpt10_fck_parent_names, clkout2_src_ck_ops);
|
|
|
+
|
|
|
+static struct clk gpt2_ick;
|
|
|
+
|
|
|
+static struct clk_hw_omap gpt2_ick_hw = {
|
|
|
+ .hw = {
|
|
|
+ .clk = &gpt2_ick,
|
|
|
+ },
|
|
|
+ .ops = &clkhwops_iclk_wait,
|
|
|
+ .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
|
|
|
+ .enable_bit = OMAP3430_EN_GPT2_SHIFT,
|
|
|
+ .clkdm_name = "per_clkdm",
|
|
|
+};
|
|
|
+
|
|
|
+DEFINE_STRUCT_CLK(gpt2_ick, gpio2_ick_parent_names, aes2_ick_ops);
|
|
|
+
|
|
|
+DEFINE_CLK_OMAP_MUX_GATE(gpt3_fck, "per_clkdm", omap343x_gpt_clksel,
|
|
|
+ OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
|
|
|
+ OMAP3430_CLKSEL_GPT3_MASK,
|
|
|
+ OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
|
|
|
+ OMAP3430_EN_GPT3_SHIFT, &clkhwops_wait,
|
|
|
+ gpt10_fck_parent_names, clkout2_src_ck_ops);
|
|
|
+
|
|
|
+static struct clk gpt3_ick;
|
|
|
+
|
|
|
+static struct clk_hw_omap gpt3_ick_hw = {
|
|
|
+ .hw = {
|
|
|
+ .clk = &gpt3_ick,
|
|
|
+ },
|
|
|
+ .ops = &clkhwops_iclk_wait,
|
|
|
+ .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
|
|
|
+ .enable_bit = OMAP3430_EN_GPT3_SHIFT,
|
|
|
+ .clkdm_name = "per_clkdm",
|
|
|
+};
|
|
|
+
|
|
|
+DEFINE_STRUCT_CLK(gpt3_ick, gpio2_ick_parent_names, aes2_ick_ops);
|
|
|
+
|
|
|
+DEFINE_CLK_OMAP_MUX_GATE(gpt4_fck, "per_clkdm", omap343x_gpt_clksel,
|
|
|
+ OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
|
|
|
+ OMAP3430_CLKSEL_GPT4_MASK,
|
|
|
+ OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
|
|
|
+ OMAP3430_EN_GPT4_SHIFT, &clkhwops_wait,
|
|
|
+ gpt10_fck_parent_names, clkout2_src_ck_ops);
|
|
|
+
|
|
|
+static struct clk gpt4_ick;
|
|
|
+
|
|
|
+static struct clk_hw_omap gpt4_ick_hw = {
|
|
|
+ .hw = {
|
|
|
+ .clk = &gpt4_ick,
|
|
|
+ },
|
|
|
+ .ops = &clkhwops_iclk_wait,
|
|
|
+ .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
|
|
|
+ .enable_bit = OMAP3430_EN_GPT4_SHIFT,
|
|
|
+ .clkdm_name = "per_clkdm",
|
|
|
+};
|
|
|
+
|
|
|
+DEFINE_STRUCT_CLK(gpt4_ick, gpio2_ick_parent_names, aes2_ick_ops);
|
|
|
+
|
|
|
+DEFINE_CLK_OMAP_MUX_GATE(gpt5_fck, "per_clkdm", omap343x_gpt_clksel,
|
|
|
+ OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
|
|
|
+ OMAP3430_CLKSEL_GPT5_MASK,
|
|
|
+ OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
|
|
|
+ OMAP3430_EN_GPT5_SHIFT, &clkhwops_wait,
|
|
|
+ gpt10_fck_parent_names, clkout2_src_ck_ops);
|
|
|
+
|
|
|
+static struct clk gpt5_ick;
|
|
|
+
|
|
|
+static struct clk_hw_omap gpt5_ick_hw = {
|
|
|
+ .hw = {
|
|
|
+ .clk = &gpt5_ick,
|
|
|
+ },
|
|
|
+ .ops = &clkhwops_iclk_wait,
|
|
|
+ .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
|
|
|
+ .enable_bit = OMAP3430_EN_GPT5_SHIFT,
|
|
|
+ .clkdm_name = "per_clkdm",
|
|
|
+};
|
|
|
+
|
|
|
+DEFINE_STRUCT_CLK(gpt5_ick, gpio2_ick_parent_names, aes2_ick_ops);
|
|
|
+
|
|
|
+DEFINE_CLK_OMAP_MUX_GATE(gpt6_fck, "per_clkdm", omap343x_gpt_clksel,
|
|
|
+ OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
|
|
|
+ OMAP3430_CLKSEL_GPT6_MASK,
|
|
|
+ OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
|
|
|
+ OMAP3430_EN_GPT6_SHIFT, &clkhwops_wait,
|
|
|
+ gpt10_fck_parent_names, clkout2_src_ck_ops);
|
|
|
+
|
|
|
+static struct clk gpt6_ick;
|
|
|
+
|
|
|
+static struct clk_hw_omap gpt6_ick_hw = {
|
|
|
+ .hw = {
|
|
|
+ .clk = &gpt6_ick,
|
|
|
+ },
|
|
|
+ .ops = &clkhwops_iclk_wait,
|
|
|
+ .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
|
|
|
+ .enable_bit = OMAP3430_EN_GPT6_SHIFT,
|
|
|
+ .clkdm_name = "per_clkdm",
|
|
|
+};
|
|
|
+
|
|
|
+DEFINE_STRUCT_CLK(gpt6_ick, gpio2_ick_parent_names, aes2_ick_ops);
|
|
|
+
|
|
|
+DEFINE_CLK_OMAP_MUX_GATE(gpt7_fck, "per_clkdm", omap343x_gpt_clksel,
|
|
|
+ OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
|
|
|
+ OMAP3430_CLKSEL_GPT7_MASK,
|
|
|
+ OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
|
|
|
+ OMAP3430_EN_GPT7_SHIFT, &clkhwops_wait,
|
|
|
+ gpt10_fck_parent_names, clkout2_src_ck_ops);
|
|
|
+
|
|
|
+static struct clk gpt7_ick;
|
|
|
+
|
|
|
+static struct clk_hw_omap gpt7_ick_hw = {
|
|
|
+ .hw = {
|
|
|
+ .clk = &gpt7_ick,
|
|
|
+ },
|
|
|
+ .ops = &clkhwops_iclk_wait,
|
|
|
+ .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
|
|
|
+ .enable_bit = OMAP3430_EN_GPT7_SHIFT,
|
|
|
+ .clkdm_name = "per_clkdm",
|
|
|
+};
|
|
|
+
|
|
|
+DEFINE_STRUCT_CLK(gpt7_ick, gpio2_ick_parent_names, aes2_ick_ops);
|
|
|
+
|
|
|
+DEFINE_CLK_OMAP_MUX_GATE(gpt8_fck, "per_clkdm", omap343x_gpt_clksel,
|
|
|
+ OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
|
|
|
+ OMAP3430_CLKSEL_GPT8_MASK,
|
|
|
+ OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
|
|
|
+ OMAP3430_EN_GPT8_SHIFT, &clkhwops_wait,
|
|
|
+ gpt10_fck_parent_names, clkout2_src_ck_ops);
|