|
@@ -1892,3 +1892,121 @@ static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
|
|
|
.sysc_offs = 0x0004,
|
|
|
.sysc_flags = SYSC_HAS_SIDLEMODE,
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
|
|
|
+ SIDLE_SMART_WKUP),
|
|
|
+ .sysc_fields = &omap_hwmod_sysc_type_mcasp,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
|
|
|
+ .name = "mcasp",
|
|
|
+ .sysc = &omap44xx_mcasp_sysc,
|
|
|
+};
|
|
|
+
|
|
|
+/* mcasp */
|
|
|
+static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
|
|
|
+ { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
|
|
|
+ { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
|
|
|
+ { .irq = -1 }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
|
|
|
+ { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
|
|
|
+ { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
|
|
|
+ { .dma_req = -1 }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod omap44xx_mcasp_hwmod = {
|
|
|
+ .name = "mcasp",
|
|
|
+ .class = &omap44xx_mcasp_hwmod_class,
|
|
|
+ .clkdm_name = "abe_clkdm",
|
|
|
+ .mpu_irqs = omap44xx_mcasp_irqs,
|
|
|
+ .sdma_reqs = omap44xx_mcasp_sdma_reqs,
|
|
|
+ .main_clk = "mcasp_fck",
|
|
|
+ .prcm = {
|
|
|
+ .omap4 = {
|
|
|
+ .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
|
|
|
+ .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
|
|
|
+ .modulemode = MODULEMODE_SWCTRL,
|
|
|
+ },
|
|
|
+ },
|
|
|
+};
|
|
|
+
|
|
|
+/*
|
|
|
+ * 'mcbsp' class
|
|
|
+ * multi channel buffered serial port controller
|
|
|
+ */
|
|
|
+
|
|
|
+static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
|
|
|
+ .sysc_offs = 0x008c,
|
|
|
+ .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
|
|
|
+ SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
|
|
|
+ .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
+ .sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
|
|
|
+ .name = "mcbsp",
|
|
|
+ .sysc = &omap44xx_mcbsp_sysc,
|
|
|
+ .rev = MCBSP_CONFIG_TYPE4,
|
|
|
+};
|
|
|
+
|
|
|
+/* mcbsp1 */
|
|
|
+static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
|
|
|
+ { .name = "common", .irq = 17 + OMAP44XX_IRQ_GIC_START },
|
|
|
+ { .irq = -1 }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
|
|
|
+ { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
|
|
|
+ { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
|
|
|
+ { .dma_req = -1 }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
|
|
|
+ { .role = "pad_fck", .clk = "pad_clks_ck" },
|
|
|
+ { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
|
|
|
+ .name = "mcbsp1",
|
|
|
+ .class = &omap44xx_mcbsp_hwmod_class,
|
|
|
+ .clkdm_name = "abe_clkdm",
|
|
|
+ .mpu_irqs = omap44xx_mcbsp1_irqs,
|
|
|
+ .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
|
|
|
+ .main_clk = "mcbsp1_fck",
|
|
|
+ .prcm = {
|
|
|
+ .omap4 = {
|
|
|
+ .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
|
|
|
+ .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
|
|
|
+ .modulemode = MODULEMODE_SWCTRL,
|
|
|
+ },
|
|
|
+ },
|
|
|
+ .opt_clks = mcbsp1_opt_clks,
|
|
|
+ .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
|
|
|
+};
|
|
|
+
|
|
|
+/* mcbsp2 */
|
|
|
+static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
|
|
|
+ { .name = "common", .irq = 22 + OMAP44XX_IRQ_GIC_START },
|
|
|
+ { .irq = -1 }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
|
|
|
+ { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
|
|
|
+ { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
|
|
|
+ { .dma_req = -1 }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
|
|
|
+ { .role = "pad_fck", .clk = "pad_clks_ck" },
|
|
|
+ { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
|
|
|
+ .name = "mcbsp2",
|
|
|
+ .class = &omap44xx_mcbsp_hwmod_class,
|
|
|
+ .clkdm_name = "abe_clkdm",
|
|
|
+ .mpu_irqs = omap44xx_mcbsp2_irqs,
|
|
|
+ .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
|
|
|
+ .main_clk = "mcbsp2_fck",
|
|
|
+ .prcm = {
|
|
|
+ .omap4 = {
|