|  | @@ -137,3 +137,150 @@ static struct omap_hwmod_addr_space omap2_rng_addr_space[] = {
 | 
	
		
			
				|  |  |  	},
 | 
	
		
			
				|  |  |  	{ }
 | 
	
		
			
				|  |  |  };
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/*
 | 
	
		
			
				|  |  | + * Common interconnect data
 | 
	
		
			
				|  |  | + */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* L3 -> L4_CORE interface */
 | 
	
		
			
				|  |  | +struct omap_hwmod_ocp_if omap2xxx_l3_main__l4_core = {
 | 
	
		
			
				|  |  | +	.master	= &omap2xxx_l3_main_hwmod,
 | 
	
		
			
				|  |  | +	.slave	= &omap2xxx_l4_core_hwmod,
 | 
	
		
			
				|  |  | +	.user	= OCP_USER_MPU | OCP_USER_SDMA,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* MPU -> L3 interface */
 | 
	
		
			
				|  |  | +struct omap_hwmod_ocp_if omap2xxx_mpu__l3_main = {
 | 
	
		
			
				|  |  | +	.master = &omap2xxx_mpu_hwmod,
 | 
	
		
			
				|  |  | +	.slave	= &omap2xxx_l3_main_hwmod,
 | 
	
		
			
				|  |  | +	.user	= OCP_USER_MPU,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* DSS -> l3 */
 | 
	
		
			
				|  |  | +struct omap_hwmod_ocp_if omap2xxx_dss__l3 = {
 | 
	
		
			
				|  |  | +	.master		= &omap2xxx_dss_core_hwmod,
 | 
	
		
			
				|  |  | +	.slave		= &omap2xxx_l3_main_hwmod,
 | 
	
		
			
				|  |  | +	.fw = {
 | 
	
		
			
				|  |  | +		.omap2 = {
 | 
	
		
			
				|  |  | +			.l3_perm_bit  = OMAP2_L3_CORE_FW_CONNID_DSS,
 | 
	
		
			
				|  |  | +			.flags	= OMAP_FIREWALL_L3,
 | 
	
		
			
				|  |  | +		}
 | 
	
		
			
				|  |  | +	},
 | 
	
		
			
				|  |  | +	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* L4_CORE -> L4_WKUP interface */
 | 
	
		
			
				|  |  | +struct omap_hwmod_ocp_if omap2xxx_l4_core__l4_wkup = {
 | 
	
		
			
				|  |  | +	.master	= &omap2xxx_l4_core_hwmod,
 | 
	
		
			
				|  |  | +	.slave	= &omap2xxx_l4_wkup_hwmod,
 | 
	
		
			
				|  |  | +	.user	= OCP_USER_MPU | OCP_USER_SDMA,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* L4 CORE -> UART1 interface */
 | 
	
		
			
				|  |  | +struct omap_hwmod_ocp_if omap2_l4_core__uart1 = {
 | 
	
		
			
				|  |  | +	.master		= &omap2xxx_l4_core_hwmod,
 | 
	
		
			
				|  |  | +	.slave		= &omap2xxx_uart1_hwmod,
 | 
	
		
			
				|  |  | +	.clk		= "uart1_ick",
 | 
	
		
			
				|  |  | +	.addr		= omap2xxx_uart1_addr_space,
 | 
	
		
			
				|  |  | +	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* L4 CORE -> UART2 interface */
 | 
	
		
			
				|  |  | +struct omap_hwmod_ocp_if omap2_l4_core__uart2 = {
 | 
	
		
			
				|  |  | +	.master		= &omap2xxx_l4_core_hwmod,
 | 
	
		
			
				|  |  | +	.slave		= &omap2xxx_uart2_hwmod,
 | 
	
		
			
				|  |  | +	.clk		= "uart2_ick",
 | 
	
		
			
				|  |  | +	.addr		= omap2xxx_uart2_addr_space,
 | 
	
		
			
				|  |  | +	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* L4 PER -> UART3 interface */
 | 
	
		
			
				|  |  | +struct omap_hwmod_ocp_if omap2_l4_core__uart3 = {
 | 
	
		
			
				|  |  | +	.master		= &omap2xxx_l4_core_hwmod,
 | 
	
		
			
				|  |  | +	.slave		= &omap2xxx_uart3_hwmod,
 | 
	
		
			
				|  |  | +	.clk		= "uart3_ick",
 | 
	
		
			
				|  |  | +	.addr		= omap2xxx_uart3_addr_space,
 | 
	
		
			
				|  |  | +	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* l4 core -> mcspi1 interface */
 | 
	
		
			
				|  |  | +struct omap_hwmod_ocp_if omap2xxx_l4_core__mcspi1 = {
 | 
	
		
			
				|  |  | +	.master		= &omap2xxx_l4_core_hwmod,
 | 
	
		
			
				|  |  | +	.slave		= &omap2xxx_mcspi1_hwmod,
 | 
	
		
			
				|  |  | +	.clk		= "mcspi1_ick",
 | 
	
		
			
				|  |  | +	.addr		= omap2_mcspi1_addr_space,
 | 
	
		
			
				|  |  | +	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* l4 core -> mcspi2 interface */
 | 
	
		
			
				|  |  | +struct omap_hwmod_ocp_if omap2xxx_l4_core__mcspi2 = {
 | 
	
		
			
				|  |  | +	.master		= &omap2xxx_l4_core_hwmod,
 | 
	
		
			
				|  |  | +	.slave		= &omap2xxx_mcspi2_hwmod,
 | 
	
		
			
				|  |  | +	.clk		= "mcspi2_ick",
 | 
	
		
			
				|  |  | +	.addr		= omap2_mcspi2_addr_space,
 | 
	
		
			
				|  |  | +	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* l4_core -> timer2 */
 | 
	
		
			
				|  |  | +struct omap_hwmod_ocp_if omap2xxx_l4_core__timer2 = {
 | 
	
		
			
				|  |  | +	.master		= &omap2xxx_l4_core_hwmod,
 | 
	
		
			
				|  |  | +	.slave		= &omap2xxx_timer2_hwmod,
 | 
	
		
			
				|  |  | +	.clk		= "gpt2_ick",
 | 
	
		
			
				|  |  | +	.addr		= omap2xxx_timer2_addrs,
 | 
	
		
			
				|  |  | +	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* l4_core -> timer3 */
 | 
	
		
			
				|  |  | +struct omap_hwmod_ocp_if omap2xxx_l4_core__timer3 = {
 | 
	
		
			
				|  |  | +	.master		= &omap2xxx_l4_core_hwmod,
 | 
	
		
			
				|  |  | +	.slave		= &omap2xxx_timer3_hwmod,
 | 
	
		
			
				|  |  | +	.clk		= "gpt3_ick",
 | 
	
		
			
				|  |  | +	.addr		= omap2xxx_timer3_addrs,
 | 
	
		
			
				|  |  | +	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* l4_core -> timer4 */
 | 
	
		
			
				|  |  | +struct omap_hwmod_ocp_if omap2xxx_l4_core__timer4 = {
 | 
	
		
			
				|  |  | +	.master		= &omap2xxx_l4_core_hwmod,
 | 
	
		
			
				|  |  | +	.slave		= &omap2xxx_timer4_hwmod,
 | 
	
		
			
				|  |  | +	.clk		= "gpt4_ick",
 | 
	
		
			
				|  |  | +	.addr		= omap2xxx_timer4_addrs,
 | 
	
		
			
				|  |  | +	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* l4_core -> timer5 */
 | 
	
		
			
				|  |  | +struct omap_hwmod_ocp_if omap2xxx_l4_core__timer5 = {
 | 
	
		
			
				|  |  | +	.master		= &omap2xxx_l4_core_hwmod,
 | 
	
		
			
				|  |  | +	.slave		= &omap2xxx_timer5_hwmod,
 | 
	
		
			
				|  |  | +	.clk		= "gpt5_ick",
 | 
	
		
			
				|  |  | +	.addr		= omap2xxx_timer5_addrs,
 | 
	
		
			
				|  |  | +	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* l4_core -> timer6 */
 | 
	
		
			
				|  |  | +struct omap_hwmod_ocp_if omap2xxx_l4_core__timer6 = {
 | 
	
		
			
				|  |  | +	.master		= &omap2xxx_l4_core_hwmod,
 | 
	
		
			
				|  |  | +	.slave		= &omap2xxx_timer6_hwmod,
 | 
	
		
			
				|  |  | +	.clk		= "gpt6_ick",
 | 
	
		
			
				|  |  | +	.addr		= omap2xxx_timer6_addrs,
 | 
	
		
			
				|  |  | +	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* l4_core -> timer7 */
 | 
	
		
			
				|  |  | +struct omap_hwmod_ocp_if omap2xxx_l4_core__timer7 = {
 | 
	
		
			
				|  |  | +	.master		= &omap2xxx_l4_core_hwmod,
 | 
	
		
			
				|  |  | +	.slave		= &omap2xxx_timer7_hwmod,
 | 
	
		
			
				|  |  | +	.clk		= "gpt7_ick",
 | 
	
		
			
				|  |  | +	.addr		= omap2xxx_timer7_addrs,
 | 
	
		
			
				|  |  | +	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* l4_core -> timer8 */
 | 
	
		
			
				|  |  | +struct omap_hwmod_ocp_if omap2xxx_l4_core__timer8 = {
 | 
	
		
			
				|  |  | +	.master		= &omap2xxx_l4_core_hwmod,
 | 
	
		
			
				|  |  | +	.slave		= &omap2xxx_timer8_hwmod,
 | 
	
		
			
				|  |  | +	.clk		= "gpt8_ick",
 | 
	
		
			
				|  |  | +	.addr		= omap2xxx_timer8_addrs,
 | 
	
		
			
				|  |  | +	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 |