|
@@ -1755,3 +1755,173 @@ static struct omap_clk omap44xx_clks[] = {
|
|
CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
|
|
CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
|
|
CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
|
|
CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
|
|
CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
|
|
CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
|
|
|
|
+ CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
|
|
|
|
+ CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
|
|
|
|
+ CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
|
|
|
|
+ CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
|
|
|
|
+ CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
|
|
|
|
+ CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
|
|
|
|
+ CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
|
|
|
|
+ CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
|
|
|
|
+ CLK("smp_twd", NULL, &mpu_periphclk, CK_443X),
|
|
|
|
+ CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
|
|
|
|
+ CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
|
|
|
|
+ CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
|
|
|
|
+ CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "aess_fck", &aess_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
|
|
|
|
+ CLK(NULL, "div_ts_ck", &div_ts_ck, CK_446X),
|
|
|
|
+ CLK(NULL, "bandgap_ts_fclk", &bandgap_ts_fclk, CK_446X),
|
|
|
|
+ CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "dss_sys_clk", &dss_sys_clk, CK_443X),
|
|
|
|
+ CLK(NULL, "dss_tv_clk", &dss_tv_clk, CK_443X),
|
|
|
|
+ CLK(NULL, "dss_dss_clk", &dss_dss_clk, CK_443X),
|
|
|
|
+ CLK(NULL, "dss_48mhz_clk", &dss_48mhz_clk, CK_443X),
|
|
|
|
+ CLK(NULL, "dss_fck", &dss_fck, CK_443X),
|
|
|
|
+ CLK("omapdss_dss", "ick", &dss_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "gpio1_dbclk", &gpio1_dbclk, CK_443X),
|
|
|
|
+ CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
|
|
|
|
+ CLK(NULL, "gpio2_dbclk", &gpio2_dbclk, CK_443X),
|
|
|
|
+ CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
|
|
|
|
+ CLK(NULL, "gpio3_dbclk", &gpio3_dbclk, CK_443X),
|
|
|
|
+ CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
|
|
|
|
+ CLK(NULL, "gpio4_dbclk", &gpio4_dbclk, CK_443X),
|
|
|
|
+ CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
|
|
|
|
+ CLK(NULL, "gpio5_dbclk", &gpio5_dbclk, CK_443X),
|
|
|
|
+ CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
|
|
|
|
+ CLK(NULL, "gpio6_dbclk", &gpio6_dbclk, CK_443X),
|
|
|
|
+ CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
|
|
|
|
+ CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
|
|
|
|
+ CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "hdq1w_fck", &hdq1w_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "i2c1_fck", &i2c1_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "i2c2_fck", &i2c2_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "i2c3_fck", &i2c3_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "i2c4_fck", &i2c4_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
|
|
|
|
+ CLK(NULL, "iss_fck", &iss_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "iva_fck", &iva_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
|
|
|
|
+ CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
|
|
|
|
+ CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "mcspi4_fck", &mcspi4_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "mmc1_fck", &mmc1_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "mmc2_fck", &mmc2_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "mmc3_fck", &mmc3_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "mmc4_fck", &mmc4_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "mmc5_fck", &mmc5_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
|
|
|
|
+ CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
|
|
|
|
+ CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
|
|
|
|
+ CLK(NULL, "rng_ick", &rng_ick, CK_443X),
|
|
|
|
+ CLK("omap_rng", "ick", &rng_ick, CK_443X),
|
|
|
|
+ CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
|
|
|
|
+ CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
|
|
|
|
+ CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
|
|
|
|
+ CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
|
|
|
|
+ CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
|
|
|
|
+ CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
|
|
|
|
+ CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
|
|
|
|
+ CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
|
|
|
|
+ CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "timer1_fck", &timer1_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "timer10_fck", &timer10_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "timer11_fck", &timer11_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "timer2_fck", &timer2_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "timer3_fck", &timer3_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "timer4_fck", &timer4_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "timer5_fck", &timer5_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "timer6_fck", &timer6_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "timer7_fck", &timer7_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "timer8_fck", &timer8_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "timer9_fck", &timer9_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "usb_host_fs_fck", &usb_host_fs_fck, CK_443X),
|
|
|
|
+ CLK("usbhs_omap", "fs_fck", &usb_host_fs_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
|
|
|
|
+ CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
|
|
|
|
+ CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
|
|
|
|
+ CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
|
|
|
|
+ CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
|
|
|
|
+ CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
|
|
|
|
+ CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
|
|
|
|
+ CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
|
|
|
|
+ CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
|
|
|
|
+ CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
|
|
|
|
+ CLK(NULL, "usb_host_hs_fck", &usb_host_hs_fck, CK_443X),
|
|
|
|
+ CLK("usbhs_omap", "hs_fck", &usb_host_hs_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
|
|
|
|
+ CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
|
|
|
|
+ CLK(NULL, "usb_otg_hs_ick", &usb_otg_hs_ick, CK_443X),
|
|
|
|
+ CLK("musb-omap2430", "ick", &usb_otg_hs_ick, CK_443X),
|
|
|
|
+ CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
|
|
|
|
+ CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
|
|
|
|
+ CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
|
|
|
|
+ CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
|
|
|
|
+ CLK(NULL, "usb_tll_hs_ick", &usb_tll_hs_ick, CK_443X),
|
|
|
|
+ CLK("usbhs_omap", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
|
|
|
|
+ CLK("usbhs_tll", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
|
|
|
|
+ CLK(NULL, "usim_ck", &usim_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
|
|
|
|
+ CLK(NULL, "usim_fck", &usim_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "wd_timer2_fck", &wd_timer2_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
|
|
|
|
+ CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "auxclk0_src_ck", &auxclk0_src_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "auxclk0_ck", &auxclk0_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "auxclkreq0_ck", &auxclkreq0_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "auxclk1_src_ck", &auxclk1_src_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "auxclk1_ck", &auxclk1_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "auxclkreq1_ck", &auxclkreq1_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "auxclk2_src_ck", &auxclk2_src_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "auxclk2_ck", &auxclk2_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "auxclkreq2_ck", &auxclkreq2_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "auxclk3_src_ck", &auxclk3_src_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "auxclk3_ck", &auxclk3_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "auxclkreq3_ck", &auxclkreq3_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "auxclk4_src_ck", &auxclk4_src_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "auxclk4_ck", &auxclk4_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "auxclkreq4_ck", &auxclkreq4_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "auxclk5_src_ck", &auxclk5_src_ck, CK_443X),
|
|
|
|
+ CLK(NULL, "auxclk5_ck", &auxclk5_ck, CK_443X),
|