|
@@ -1318,3 +1318,92 @@
|
|
|
|
|
|
/* CORE_CONTROL_SPARE_R */
|
|
|
#define OMAP4_CORE_CONTROL_SPARE_R_SHIFT 0
|
|
|
+#define OMAP4_CORE_CONTROL_SPARE_R_MASK (0xffffffff << 0)
|
|
|
+
|
|
|
+/* CORE_CONTROL_SPARE_R_C0 */
|
|
|
+#define OMAP4_CORE_CONTROL_SPARE_R_C0_SHIFT 31
|
|
|
+#define OMAP4_CORE_CONTROL_SPARE_R_C0_MASK (1 << 31)
|
|
|
+#define OMAP4_CORE_CONTROL_SPARE_R_C1_SHIFT 30
|
|
|
+#define OMAP4_CORE_CONTROL_SPARE_R_C1_MASK (1 << 30)
|
|
|
+#define OMAP4_CORE_CONTROL_SPARE_R_C2_SHIFT 29
|
|
|
+#define OMAP4_CORE_CONTROL_SPARE_R_C2_MASK (1 << 29)
|
|
|
+#define OMAP4_CORE_CONTROL_SPARE_R_C3_SHIFT 28
|
|
|
+#define OMAP4_CORE_CONTROL_SPARE_R_C3_MASK (1 << 28)
|
|
|
+#define OMAP4_CORE_CONTROL_SPARE_R_C4_SHIFT 27
|
|
|
+#define OMAP4_CORE_CONTROL_SPARE_R_C4_MASK (1 << 27)
|
|
|
+#define OMAP4_CORE_CONTROL_SPARE_R_C5_SHIFT 26
|
|
|
+#define OMAP4_CORE_CONTROL_SPARE_R_C5_MASK (1 << 26)
|
|
|
+#define OMAP4_CORE_CONTROL_SPARE_R_C6_SHIFT 25
|
|
|
+#define OMAP4_CORE_CONTROL_SPARE_R_C6_MASK (1 << 25)
|
|
|
+#define OMAP4_CORE_CONTROL_SPARE_R_C7_SHIFT 24
|
|
|
+#define OMAP4_CORE_CONTROL_SPARE_R_C7_MASK (1 << 24)
|
|
|
+
|
|
|
+/* CONTROL_EFUSE_1 */
|
|
|
+#define OMAP4_AVDAC_TRIM_BYTE3_SHIFT 24
|
|
|
+#define OMAP4_AVDAC_TRIM_BYTE3_MASK (0x7f << 24)
|
|
|
+#define OMAP4_AVDAC_TRIM_BYTE2_SHIFT 16
|
|
|
+#define OMAP4_AVDAC_TRIM_BYTE2_MASK (0xff << 16)
|
|
|
+#define OMAP4_AVDAC_TRIM_BYTE1_SHIFT 8
|
|
|
+#define OMAP4_AVDAC_TRIM_BYTE1_MASK (0xff << 8)
|
|
|
+#define OMAP4_AVDAC_TRIM_BYTE0_SHIFT 0
|
|
|
+#define OMAP4_AVDAC_TRIM_BYTE0_MASK (0xff << 0)
|
|
|
+
|
|
|
+/* CONTROL_EFUSE_2 */
|
|
|
+#define OMAP4_EFUSE_SMART2TEST_P0_SHIFT 31
|
|
|
+#define OMAP4_EFUSE_SMART2TEST_P0_MASK (1 << 31)
|
|
|
+#define OMAP4_EFUSE_SMART2TEST_P1_SHIFT 30
|
|
|
+#define OMAP4_EFUSE_SMART2TEST_P1_MASK (1 << 30)
|
|
|
+#define OMAP4_EFUSE_SMART2TEST_P2_SHIFT 29
|
|
|
+#define OMAP4_EFUSE_SMART2TEST_P2_MASK (1 << 29)
|
|
|
+#define OMAP4_EFUSE_SMART2TEST_P3_SHIFT 28
|
|
|
+#define OMAP4_EFUSE_SMART2TEST_P3_MASK (1 << 28)
|
|
|
+#define OMAP4_EFUSE_SMART2TEST_N0_SHIFT 27
|
|
|
+#define OMAP4_EFUSE_SMART2TEST_N0_MASK (1 << 27)
|
|
|
+#define OMAP4_EFUSE_SMART2TEST_N1_SHIFT 26
|
|
|
+#define OMAP4_EFUSE_SMART2TEST_N1_MASK (1 << 26)
|
|
|
+#define OMAP4_EFUSE_SMART2TEST_N2_SHIFT 25
|
|
|
+#define OMAP4_EFUSE_SMART2TEST_N2_MASK (1 << 25)
|
|
|
+#define OMAP4_EFUSE_SMART2TEST_N3_SHIFT 24
|
|
|
+#define OMAP4_EFUSE_SMART2TEST_N3_MASK (1 << 24)
|
|
|
+#define OMAP4_LPDDR2_PTV_N1_SHIFT 23
|
|
|
+#define OMAP4_LPDDR2_PTV_N1_MASK (1 << 23)
|
|
|
+#define OMAP4_LPDDR2_PTV_N2_SHIFT 22
|
|
|
+#define OMAP4_LPDDR2_PTV_N2_MASK (1 << 22)
|
|
|
+#define OMAP4_LPDDR2_PTV_N3_SHIFT 21
|
|
|
+#define OMAP4_LPDDR2_PTV_N3_MASK (1 << 21)
|
|
|
+#define OMAP4_LPDDR2_PTV_N4_SHIFT 20
|
|
|
+#define OMAP4_LPDDR2_PTV_N4_MASK (1 << 20)
|
|
|
+#define OMAP4_LPDDR2_PTV_N5_SHIFT 19
|
|
|
+#define OMAP4_LPDDR2_PTV_N5_MASK (1 << 19)
|
|
|
+#define OMAP4_LPDDR2_PTV_P1_SHIFT 18
|
|
|
+#define OMAP4_LPDDR2_PTV_P1_MASK (1 << 18)
|
|
|
+#define OMAP4_LPDDR2_PTV_P2_SHIFT 17
|
|
|
+#define OMAP4_LPDDR2_PTV_P2_MASK (1 << 17)
|
|
|
+#define OMAP4_LPDDR2_PTV_P3_SHIFT 16
|
|
|
+#define OMAP4_LPDDR2_PTV_P3_MASK (1 << 16)
|
|
|
+#define OMAP4_LPDDR2_PTV_P4_SHIFT 15
|
|
|
+#define OMAP4_LPDDR2_PTV_P4_MASK (1 << 15)
|
|
|
+#define OMAP4_LPDDR2_PTV_P5_SHIFT 14
|
|
|
+#define OMAP4_LPDDR2_PTV_P5_MASK (1 << 14)
|
|
|
+
|
|
|
+/* CONTROL_EFUSE_3 */
|
|
|
+#define OMAP4_STD_FUSE_SPARE_1_SHIFT 24
|
|
|
+#define OMAP4_STD_FUSE_SPARE_1_MASK (0xff << 24)
|
|
|
+#define OMAP4_STD_FUSE_SPARE_2_SHIFT 16
|
|
|
+#define OMAP4_STD_FUSE_SPARE_2_MASK (0xff << 16)
|
|
|
+#define OMAP4_STD_FUSE_SPARE_3_SHIFT 8
|
|
|
+#define OMAP4_STD_FUSE_SPARE_3_MASK (0xff << 8)
|
|
|
+#define OMAP4_STD_FUSE_SPARE_4_SHIFT 0
|
|
|
+#define OMAP4_STD_FUSE_SPARE_4_MASK (0xff << 0)
|
|
|
+
|
|
|
+/* CONTROL_EFUSE_4 */
|
|
|
+#define OMAP4_STD_FUSE_SPARE_5_SHIFT 24
|
|
|
+#define OMAP4_STD_FUSE_SPARE_5_MASK (0xff << 24)
|
|
|
+#define OMAP4_STD_FUSE_SPARE_6_SHIFT 16
|
|
|
+#define OMAP4_STD_FUSE_SPARE_6_MASK (0xff << 16)
|
|
|
+#define OMAP4_STD_FUSE_SPARE_7_SHIFT 8
|
|
|
+#define OMAP4_STD_FUSE_SPARE_7_MASK (0xff << 8)
|
|
|
+#define OMAP4_STD_FUSE_SPARE_8_SHIFT 0
|
|
|
+#define OMAP4_STD_FUSE_SPARE_8_MASK (0xff << 0)
|
|
|
+
|
|
|
+#endif
|