|
@@ -1065,3 +1065,130 @@ const struct coh_dma_channel chan_config[U300_DMA_CHANNELS] = {
|
|
{
|
|
{
|
|
.number = U300_DMA_PCM_I2S0_RX,
|
|
.number = U300_DMA_PCM_I2S0_RX,
|
|
.name = "PCM I2S0 RX",
|
|
.name = "PCM I2S0 RX",
|
|
|
|
+ .priority_high = 1,
|
|
|
|
+ .dev_addr = U300_PCM_I2S0_BASE + 0x10,
|
|
|
|
+ .param.config = COH901318_CX_CFG_CH_DISABLE |
|
|
|
|
+ COH901318_CX_CFG_LCR_DISABLE |
|
|
|
|
+ COH901318_CX_CFG_TC_IRQ_ENABLE |
|
|
|
|
+ COH901318_CX_CFG_BE_IRQ_ENABLE,
|
|
|
|
+ .param.ctrl_lli_chained = 0 |
|
|
|
|
+ COH901318_CX_CTRL_TC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
|
|
|
|
+ COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_MASTER_MODE_M1RW |
|
|
|
|
+ COH901318_CX_CTRL_TCP_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_TC_IRQ_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSP_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSS_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_DDMA_LEGACY |
|
|
|
|
+ COH901318_CX_CTRL_PRDD_DEST,
|
|
|
|
+ .param.ctrl_lli = 0 |
|
|
|
|
+ COH901318_CX_CTRL_TC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
|
|
|
|
+ COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_MASTER_MODE_M1RW |
|
|
|
|
+ COH901318_CX_CTRL_TCP_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_TC_IRQ_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSP_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSS_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_DDMA_LEGACY |
|
|
|
|
+ COH901318_CX_CTRL_PRDD_DEST,
|
|
|
|
+ .param.ctrl_lli_last = 0 |
|
|
|
|
+ COH901318_CX_CTRL_TC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
|
|
|
|
+ COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_MASTER_MODE_M1RW |
|
|
|
|
+ COH901318_CX_CTRL_TCP_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_TC_IRQ_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSP_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSS_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_DDMA_LEGACY |
|
|
|
|
+ COH901318_CX_CTRL_PRDD_DEST,
|
|
|
|
+ },
|
|
|
|
+ {
|
|
|
|
+ .number = U300_DMA_PCM_I2S1_TX,
|
|
|
|
+ .name = "PCM I2S1 TX",
|
|
|
|
+ .priority_high = 1,
|
|
|
|
+ .dev_addr = U300_PCM_I2S1_BASE + 0x14,
|
|
|
|
+ .param.config = COH901318_CX_CFG_CH_DISABLE |
|
|
|
|
+ COH901318_CX_CFG_LCR_DISABLE |
|
|
|
|
+ COH901318_CX_CFG_TC_IRQ_ENABLE |
|
|
|
|
+ COH901318_CX_CFG_BE_IRQ_ENABLE,
|
|
|
|
+ .param.ctrl_lli_chained = 0 |
|
|
|
|
+ COH901318_CX_CTRL_TC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
|
|
|
|
+ COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_MASTER_MODE_M1RW |
|
|
|
|
+ COH901318_CX_CTRL_TCP_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_TC_IRQ_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSP_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSS_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_DDMA_LEGACY |
|
|
|
|
+ COH901318_CX_CTRL_PRDD_SOURCE,
|
|
|
|
+ .param.ctrl_lli = 0 |
|
|
|
|
+ COH901318_CX_CTRL_TC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
|
|
|
|
+ COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_MASTER_MODE_M1RW |
|
|
|
|
+ COH901318_CX_CTRL_TCP_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_TC_IRQ_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSP_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSS_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_DDMA_LEGACY |
|
|
|
|
+ COH901318_CX_CTRL_PRDD_SOURCE,
|
|
|
|
+ .param.ctrl_lli_last = 0 |
|
|
|
|
+ COH901318_CX_CTRL_TC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
|
|
|
|
+ COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_MASTER_MODE_M1RW |
|
|
|
|
+ COH901318_CX_CTRL_TCP_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_TC_IRQ_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSP_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSS_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_DDMA_LEGACY |
|
|
|
|
+ COH901318_CX_CTRL_PRDD_SOURCE,
|
|
|
|
+ },
|
|
|
|
+ {
|
|
|
|
+ .number = U300_DMA_PCM_I2S1_RX,
|
|
|
|
+ .name = "PCM I2S1 RX",
|
|
|
|
+ .priority_high = 1,
|
|
|
|
+ .dev_addr = U300_PCM_I2S1_BASE + 0x10,
|
|
|
|
+ .param.config = COH901318_CX_CFG_CH_DISABLE |
|
|
|
|
+ COH901318_CX_CFG_LCR_DISABLE |
|
|
|
|
+ COH901318_CX_CFG_TC_IRQ_ENABLE |
|
|
|
|
+ COH901318_CX_CFG_BE_IRQ_ENABLE,
|
|
|
|
+ .param.ctrl_lli_chained = 0 |
|
|
|
|
+ COH901318_CX_CTRL_TC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
|
|
|
|
+ COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_MASTER_MODE_M1RW |
|
|
|
|
+ COH901318_CX_CTRL_TCP_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_TC_IRQ_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSP_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSS_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_DDMA_LEGACY |
|
|
|
|
+ COH901318_CX_CTRL_PRDD_DEST,
|
|
|
|
+ .param.ctrl_lli = 0 |
|
|
|
|
+ COH901318_CX_CTRL_TC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
|