|
@@ -1158,3 +1158,120 @@ static pinmux_enum_t pinmux_data[] = {
|
|
|
PINMUX_IPSR_DATA(IP7_24_23, SD0_DAT2),
|
|
|
PINMUX_IPSR_DATA(IP7_24_23, ATARD1),
|
|
|
PINMUX_IPSR_DATA(IP7_24_23, TX2_B),
|
|
|
+ PINMUX_IPSR_DATA(IP7_24_23, CC5_TCK),
|
|
|
+ PINMUX_IPSR_DATA(IP7_26_25, SD0_DAT3),
|
|
|
+ PINMUX_IPSR_DATA(IP7_26_25, ATAWR1),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP7_26_25, RX2_B, SEL_SCIF2_1),
|
|
|
+ PINMUX_IPSR_DATA(IP7_26_25, CC5_TDI),
|
|
|
+ PINMUX_IPSR_DATA(IP7_28_27, SD0_CD),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP7_28_27, DREQ2, SEL_EXBUS2_0),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP7_28_27, RTS1_B_TANS_B, SEL_SCIF1_1),
|
|
|
+ PINMUX_IPSR_DATA(IP7_30_29, SD0_WP),
|
|
|
+ PINMUX_IPSR_DATA(IP7_30_29, DACK2),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP7_30_29, CTS1_B, SEL_SCIF1_1),
|
|
|
+
|
|
|
+ PINMUX_IPSR_DATA(IP8_3_0, HSPI_CLK0),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP8_3_0, CTS0, SEL_SCIF0_0),
|
|
|
+ PINMUX_IPSR_DATA(IP8_3_0, USB_OVC0),
|
|
|
+ PINMUX_IPSR_DATA(IP8_3_0, AD_CLK),
|
|
|
+ PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE4),
|
|
|
+ PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE12),
|
|
|
+ PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE20),
|
|
|
+ PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE28),
|
|
|
+ PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE36),
|
|
|
+ PINMUX_IPSR_DATA(IP8_7_4, HSPI_CS0),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP8_7_4, RTS0_TANS, SEL_SCIF0_0),
|
|
|
+ PINMUX_IPSR_DATA(IP8_7_4, USB_OVC1),
|
|
|
+ PINMUX_IPSR_DATA(IP8_7_4, AD_DI),
|
|
|
+ PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE5),
|
|
|
+ PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE13),
|
|
|
+ PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE21),
|
|
|
+ PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE29),
|
|
|
+ PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE37),
|
|
|
+ PINMUX_IPSR_DATA(IP8_11_8, HSPI_TX0),
|
|
|
+ PINMUX_IPSR_DATA(IP8_11_8, TX0),
|
|
|
+ PINMUX_IPSR_DATA(IP8_11_8, CAN_DEBUG_HW_TRIGGER),
|
|
|
+ PINMUX_IPSR_DATA(IP8_11_8, AD_DO),
|
|
|
+ PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE6),
|
|
|
+ PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE14),
|
|
|
+ PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE22),
|
|
|
+ PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE30),
|
|
|
+ PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE38),
|
|
|
+ PINMUX_IPSR_DATA(IP8_15_12, HSPI_RX0),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP8_15_12, RX0, SEL_SCIF0_0),
|
|
|
+ PINMUX_IPSR_DATA(IP8_15_12, CAN_STEP0),
|
|
|
+ PINMUX_IPSR_DATA(IP8_15_12, AD_NCS),
|
|
|
+ PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE7),
|
|
|
+ PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE15),
|
|
|
+ PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE23),
|
|
|
+ PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE31),
|
|
|
+ PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE39),
|
|
|
+ PINMUX_IPSR_DATA(IP8_17_16, FMCLK),
|
|
|
+ PINMUX_IPSR_DATA(IP8_17_16, RDS_CLK),
|
|
|
+ PINMUX_IPSR_DATA(IP8_17_16, PCMOE),
|
|
|
+ PINMUX_IPSR_DATA(IP8_18, BPFCLK),
|
|
|
+ PINMUX_IPSR_DATA(IP8_18, PCMWE),
|
|
|
+ PINMUX_IPSR_DATA(IP8_19, FMIN),
|
|
|
+ PINMUX_IPSR_DATA(IP8_19, RDS_DATA),
|
|
|
+ PINMUX_IPSR_DATA(IP8_20, VI0_CLK),
|
|
|
+ PINMUX_IPSR_DATA(IP8_20, MMC1_CLK),
|
|
|
+ PINMUX_IPSR_DATA(IP8_22_21, VI0_CLKENB),
|
|
|
+ PINMUX_IPSR_DATA(IP8_22_21, TX1_C),
|
|
|
+ PINMUX_IPSR_DATA(IP8_22_21, HTX1_B),
|
|
|
+ PINMUX_IPSR_DATA(IP8_22_21, MT1_SYNC),
|
|
|
+ PINMUX_IPSR_DATA(IP8_24_23, VI0_FIELD),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP8_24_23, RX1_C, SEL_SCIF1_2),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP8_24_23, HRX1_B, SEL_HSCIF1_1),
|
|
|
+ PINMUX_IPSR_DATA(IP8_27_25, VI0_HSYNC),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP8_27_25, VI0_DATA0_B_VI0_B0_B, SEL_VI0_1),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP8_27_25, CTS1_C, SEL_SCIF1_2),
|
|
|
+ PINMUX_IPSR_DATA(IP8_27_25, TX4_D),
|
|
|
+ PINMUX_IPSR_DATA(IP8_27_25, MMC1_CMD),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP8_27_25, HSCK1_B, SEL_HSCIF1_1),
|
|
|
+ PINMUX_IPSR_DATA(IP8_30_28, VI0_VSYNC),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP8_30_28, VI0_DATA1_B_VI0_B1_B, SEL_VI0_1),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP8_30_28, RTS1_C_TANS_C, SEL_SCIF1_2),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP8_30_28, RX4_D, SEL_SCIF4_3),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP8_30_28, PWMFSW0_C, SEL_PWMFSW_2),
|
|
|
+
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP9_1_0, VI0_DATA0_VI0_B0, SEL_VI0_0),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP9_1_0, HRTS1_B, SEL_HSCIF1_1),
|
|
|
+ PINMUX_IPSR_DATA(IP9_1_0, MT1_VCXO),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP9_3_2, VI0_DATA1_VI0_B1, SEL_VI0_0),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP9_3_2, HCTS1_B, SEL_HSCIF1_1),
|
|
|
+ PINMUX_IPSR_DATA(IP9_3_2, MT1_PWM),
|
|
|
+ PINMUX_IPSR_DATA(IP9_4, VI0_DATA2_VI0_B2),
|
|
|
+ PINMUX_IPSR_DATA(IP9_4, MMC1_D0),
|
|
|
+ PINMUX_IPSR_DATA(IP9_5, VI0_DATA3_VI0_B3),
|
|
|
+ PINMUX_IPSR_DATA(IP9_5, MMC1_D1),
|
|
|
+ PINMUX_IPSR_DATA(IP9_6, VI0_DATA4_VI0_B4),
|
|
|
+ PINMUX_IPSR_DATA(IP9_6, MMC1_D2),
|
|
|
+ PINMUX_IPSR_DATA(IP9_7, VI0_DATA5_VI0_B5),
|
|
|
+ PINMUX_IPSR_DATA(IP9_7, MMC1_D3),
|
|
|
+ PINMUX_IPSR_DATA(IP9_9_8, VI0_DATA6_VI0_B6),
|
|
|
+ PINMUX_IPSR_DATA(IP9_9_8, MMC1_D4),
|
|
|
+ PINMUX_IPSR_DATA(IP9_9_8, ARM_TRACEDATA_0),
|
|
|
+ PINMUX_IPSR_DATA(IP9_11_10, VI0_DATA7_VI0_B7),
|
|
|
+ PINMUX_IPSR_DATA(IP9_11_10, MMC1_D5),
|
|
|
+ PINMUX_IPSR_DATA(IP9_11_10, ARM_TRACEDATA_1),
|
|
|
+ PINMUX_IPSR_DATA(IP9_13_12, VI0_G0),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP9_13_12, SSI_SCK78_C, SEL_SSI7_2),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP9_13_12, IRQ0, SEL_INT0_0),
|
|
|
+ PINMUX_IPSR_DATA(IP9_13_12, ARM_TRACEDATA_2),
|
|
|
+ PINMUX_IPSR_DATA(IP9_15_14, VI0_G1),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP9_15_14, SSI_WS78_C, SEL_SSI7_2),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP9_15_14, IRQ1, SEL_INT1_0),
|
|
|
+ PINMUX_IPSR_DATA(IP9_15_14, ARM_TRACEDATA_3),
|
|
|
+ PINMUX_IPSR_DATA(IP9_18_16, VI0_G2),
|
|
|
+ PINMUX_IPSR_DATA(IP9_18_16, ETH_TXD1),
|
|
|
+ PINMUX_IPSR_DATA(IP9_18_16, MMC1_D6),
|
|
|
+ PINMUX_IPSR_DATA(IP9_18_16, ARM_TRACEDATA_4),
|
|
|
+ PINMUX_IPSR_DATA(IP9_18_16, TS_SPSYNC0),
|
|
|
+ PINMUX_IPSR_DATA(IP9_21_19, VI0_G3),
|
|
|
+ PINMUX_IPSR_DATA(IP9_21_19, ETH_CRS_DV),
|
|
|
+ PINMUX_IPSR_DATA(IP9_21_19, MMC1_D7),
|
|
|
+ PINMUX_IPSR_DATA(IP9_21_19, ARM_TRACEDATA_5),
|
|
|
+ PINMUX_IPSR_DATA(IP9_21_19, TS_SDAT0),
|
|
|
+ PINMUX_IPSR_DATA(IP9_23_22, VI0_G4),
|
|
|
+ PINMUX_IPSR_DATA(IP9_23_22, ETH_TX_EN),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP9_23_22, SD2_DAT0_B, SEL_SD2_1),
|