|
@@ -1553,3 +1553,94 @@ static struct omap_hwmod am33xx_spi0_hwmod = {
|
|
},
|
|
},
|
|
.dev_attr = &mcspi_attrib,
|
|
.dev_attr = &mcspi_attrib,
|
|
};
|
|
};
|
|
|
|
+
|
|
|
|
+/* spi1 */
|
|
|
|
+static struct omap_hwmod_irq_info am33xx_spi1_irqs[] = {
|
|
|
|
+ { .irq = 125 + OMAP_INTC_START, },
|
|
|
|
+ { .irq = -1 },
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod_dma_info am33xx_mcspi1_edma_reqs[] = {
|
|
|
|
+ { .name = "rx0", .dma_req = 43 },
|
|
|
|
+ { .name = "tx0", .dma_req = 42 },
|
|
|
|
+ { .name = "rx1", .dma_req = 45 },
|
|
|
|
+ { .name = "tx1", .dma_req = 44 },
|
|
|
|
+ { .dma_req = -1 }
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod am33xx_spi1_hwmod = {
|
|
|
|
+ .name = "spi1",
|
|
|
|
+ .class = &am33xx_spi_hwmod_class,
|
|
|
|
+ .clkdm_name = "l4ls_clkdm",
|
|
|
|
+ .mpu_irqs = am33xx_spi1_irqs,
|
|
|
|
+ .sdma_reqs = am33xx_mcspi1_edma_reqs,
|
|
|
|
+ .main_clk = "dpll_per_m2_div4_ck",
|
|
|
|
+ .prcm = {
|
|
|
|
+ .omap4 = {
|
|
|
|
+ .clkctrl_offs = AM33XX_CM_PER_SPI1_CLKCTRL_OFFSET,
|
|
|
|
+ .modulemode = MODULEMODE_SWCTRL,
|
|
|
|
+ },
|
|
|
|
+ },
|
|
|
|
+ .dev_attr = &mcspi_attrib,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * 'spinlock' class
|
|
|
|
+ * spinlock provides hardware assistance for synchronizing the
|
|
|
|
+ * processes running on multiple processors
|
|
|
|
+ */
|
|
|
|
+static struct omap_hwmod_class am33xx_spinlock_hwmod_class = {
|
|
|
|
+ .name = "spinlock",
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod am33xx_spinlock_hwmod = {
|
|
|
|
+ .name = "spinlock",
|
|
|
|
+ .class = &am33xx_spinlock_hwmod_class,
|
|
|
|
+ .clkdm_name = "l4ls_clkdm",
|
|
|
|
+ .main_clk = "l4ls_gclk",
|
|
|
|
+ .prcm = {
|
|
|
|
+ .omap4 = {
|
|
|
|
+ .clkctrl_offs = AM33XX_CM_PER_SPINLOCK_CLKCTRL_OFFSET,
|
|
|
|
+ .modulemode = MODULEMODE_SWCTRL,
|
|
|
|
+ },
|
|
|
|
+ },
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* 'timer 2-7' class */
|
|
|
|
+static struct omap_hwmod_class_sysconfig am33xx_timer_sysc = {
|
|
|
|
+ .rev_offs = 0x0000,
|
|
|
|
+ .sysc_offs = 0x0010,
|
|
|
|
+ .syss_offs = 0x0014,
|
|
|
|
+ .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
|
|
|
|
+ .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
|
|
|
|
+ SIDLE_SMART_WKUP),
|
|
|
|
+ .sysc_fields = &omap_hwmod_sysc_type2,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod_class am33xx_timer_hwmod_class = {
|
|
|
|
+ .name = "timer",
|
|
|
|
+ .sysc = &am33xx_timer_sysc,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* timer1 1ms */
|
|
|
|
+static struct omap_hwmod_class_sysconfig am33xx_timer1ms_sysc = {
|
|
|
|
+ .rev_offs = 0x0000,
|
|
|
|
+ .sysc_offs = 0x0010,
|
|
|
|
+ .syss_offs = 0x0014,
|
|
|
|
+ .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
|
|
|
|
+ SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
|
|
|
|
+ SYSS_HAS_RESET_STATUS),
|
|
|
|
+ .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
|
+ .sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod_class am33xx_timer1ms_hwmod_class = {
|
|
|
|
+ .name = "timer",
|
|
|
|
+ .sysc = &am33xx_timer1ms_sysc,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod_irq_info am33xx_timer1_irqs[] = {
|
|
|
|
+ { .irq = 67 + OMAP_INTC_START, },
|
|
|
|
+ { .irq = -1 },
|
|
|
|
+};
|
|
|
|
+
|