|
@@ -96,3 +96,159 @@ static struct dpll_data dpll_core_dd = {
|
|
|
/* CLKDCOLDO output */
|
|
|
static const char *dpll_core_ck_parents[] = {
|
|
|
"sys_clkin_ck",
|
|
|
+};
|
|
|
+
|
|
|
+static struct clk dpll_core_ck;
|
|
|
+
|
|
|
+static const struct clk_ops dpll_core_ck_ops = {
|
|
|
+ .recalc_rate = &omap3_dpll_recalc,
|
|
|
+ .get_parent = &omap2_init_dpll_parent,
|
|
|
+};
|
|
|
+
|
|
|
+static struct clk_hw_omap dpll_core_ck_hw = {
|
|
|
+ .hw = {
|
|
|
+ .clk = &dpll_core_ck,
|
|
|
+ },
|
|
|
+ .dpll_data = &dpll_core_dd,
|
|
|
+ .ops = &clkhwops_omap3_dpll,
|
|
|
+};
|
|
|
+
|
|
|
+DEFINE_STRUCT_CLK(dpll_core_ck, dpll_core_ck_parents, dpll_core_ck_ops);
|
|
|
+
|
|
|
+static const char *dpll_core_x2_ck_parents[] = {
|
|
|
+ "dpll_core_ck",
|
|
|
+};
|
|
|
+
|
|
|
+static struct clk dpll_core_x2_ck;
|
|
|
+
|
|
|
+static const struct clk_ops dpll_x2_ck_ops = {
|
|
|
+ .recalc_rate = &omap3_clkoutx2_recalc,
|
|
|
+};
|
|
|
+
|
|
|
+static struct clk_hw_omap dpll_core_x2_ck_hw = {
|
|
|
+ .hw = {
|
|
|
+ .clk = &dpll_core_x2_ck,
|
|
|
+ },
|
|
|
+ .flags = CLOCK_CLKOUTX2,
|
|
|
+};
|
|
|
+
|
|
|
+DEFINE_STRUCT_CLK(dpll_core_x2_ck, dpll_core_x2_ck_parents, dpll_x2_ck_ops);
|
|
|
+
|
|
|
+DEFINE_CLK_DIVIDER(dpll_core_m4_ck, "dpll_core_x2_ck", &dpll_core_x2_ck,
|
|
|
+ 0x0, AM33XX_CM_DIV_M4_DPLL_CORE,
|
|
|
+ AM33XX_HSDIVIDER_CLKOUT1_DIV_SHIFT,
|
|
|
+ AM33XX_HSDIVIDER_CLKOUT1_DIV_WIDTH, CLK_DIVIDER_ONE_BASED,
|
|
|
+ NULL);
|
|
|
+
|
|
|
+DEFINE_CLK_DIVIDER(dpll_core_m5_ck, "dpll_core_x2_ck", &dpll_core_x2_ck,
|
|
|
+ 0x0, AM33XX_CM_DIV_M5_DPLL_CORE,
|
|
|
+ AM33XX_HSDIVIDER_CLKOUT2_DIV_SHIFT,
|
|
|
+ AM33XX_HSDIVIDER_CLKOUT2_DIV_WIDTH,
|
|
|
+ CLK_DIVIDER_ONE_BASED, NULL);
|
|
|
+
|
|
|
+DEFINE_CLK_DIVIDER(dpll_core_m6_ck, "dpll_core_x2_ck", &dpll_core_x2_ck,
|
|
|
+ 0x0, AM33XX_CM_DIV_M6_DPLL_CORE,
|
|
|
+ AM33XX_HSDIVIDER_CLKOUT3_DIV_SHIFT,
|
|
|
+ AM33XX_HSDIVIDER_CLKOUT3_DIV_WIDTH,
|
|
|
+ CLK_DIVIDER_ONE_BASED, NULL);
|
|
|
+
|
|
|
+
|
|
|
+/* DPLL_MPU */
|
|
|
+static struct dpll_data dpll_mpu_dd = {
|
|
|
+ .mult_div1_reg = AM33XX_CM_CLKSEL_DPLL_MPU,
|
|
|
+ .clk_bypass = &sys_clkin_ck,
|
|
|
+ .clk_ref = &sys_clkin_ck,
|
|
|
+ .control_reg = AM33XX_CM_CLKMODE_DPLL_MPU,
|
|
|
+ .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
|
|
|
+ .idlest_reg = AM33XX_CM_IDLEST_DPLL_MPU,
|
|
|
+ .mult_mask = AM33XX_DPLL_MULT_MASK,
|
|
|
+ .div1_mask = AM33XX_DPLL_DIV_MASK,
|
|
|
+ .enable_mask = AM33XX_DPLL_EN_MASK,
|
|
|
+ .idlest_mask = AM33XX_ST_DPLL_CLK_MASK,
|
|
|
+ .max_multiplier = 2047,
|
|
|
+ .max_divider = 128,
|
|
|
+ .min_divider = 1,
|
|
|
+};
|
|
|
+
|
|
|
+/* CLKOUT: fdpll/M2 */
|
|
|
+static struct clk dpll_mpu_ck;
|
|
|
+
|
|
|
+static const struct clk_ops dpll_mpu_ck_ops = {
|
|
|
+ .enable = &omap3_noncore_dpll_enable,
|
|
|
+ .disable = &omap3_noncore_dpll_disable,
|
|
|
+ .recalc_rate = &omap3_dpll_recalc,
|
|
|
+ .round_rate = &omap2_dpll_round_rate,
|
|
|
+ .set_rate = &omap3_noncore_dpll_set_rate,
|
|
|
+ .get_parent = &omap2_init_dpll_parent,
|
|
|
+};
|
|
|
+
|
|
|
+static struct clk_hw_omap dpll_mpu_ck_hw = {
|
|
|
+ .hw = {
|
|
|
+ .clk = &dpll_mpu_ck,
|
|
|
+ },
|
|
|
+ .dpll_data = &dpll_mpu_dd,
|
|
|
+ .ops = &clkhwops_omap3_dpll,
|
|
|
+};
|
|
|
+
|
|
|
+DEFINE_STRUCT_CLK(dpll_mpu_ck, dpll_core_ck_parents, dpll_mpu_ck_ops);
|
|
|
+
|
|
|
+/*
|
|
|
+ * TODO: Add clksel here (sys_clkin, CORE_CLKOUTM6, PER_CLKOUTM2
|
|
|
+ * and ALT_CLK1/2)
|
|
|
+ */
|
|
|
+DEFINE_CLK_DIVIDER(dpll_mpu_m2_ck, "dpll_mpu_ck", &dpll_mpu_ck,
|
|
|
+ 0x0, AM33XX_CM_DIV_M2_DPLL_MPU, AM33XX_DPLL_CLKOUT_DIV_SHIFT,
|
|
|
+ AM33XX_DPLL_CLKOUT_DIV_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);
|
|
|
+
|
|
|
+/* DPLL_DDR */
|
|
|
+static struct dpll_data dpll_ddr_dd = {
|
|
|
+ .mult_div1_reg = AM33XX_CM_CLKSEL_DPLL_DDR,
|
|
|
+ .clk_bypass = &sys_clkin_ck,
|
|
|
+ .clk_ref = &sys_clkin_ck,
|
|
|
+ .control_reg = AM33XX_CM_CLKMODE_DPLL_DDR,
|
|
|
+ .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
|
|
|
+ .idlest_reg = AM33XX_CM_IDLEST_DPLL_DDR,
|
|
|
+ .mult_mask = AM33XX_DPLL_MULT_MASK,
|
|
|
+ .div1_mask = AM33XX_DPLL_DIV_MASK,
|
|
|
+ .enable_mask = AM33XX_DPLL_EN_MASK,
|
|
|
+ .idlest_mask = AM33XX_ST_DPLL_CLK_MASK,
|
|
|
+ .max_multiplier = 2047,
|
|
|
+ .max_divider = 128,
|
|
|
+ .min_divider = 1,
|
|
|
+};
|
|
|
+
|
|
|
+/* CLKOUT: fdpll/M2 */
|
|
|
+static struct clk dpll_ddr_ck;
|
|
|
+
|
|
|
+static const struct clk_ops dpll_ddr_ck_ops = {
|
|
|
+ .recalc_rate = &omap3_dpll_recalc,
|
|
|
+ .get_parent = &omap2_init_dpll_parent,
|
|
|
+ .round_rate = &omap2_dpll_round_rate,
|
|
|
+ .set_rate = &omap3_noncore_dpll_set_rate,
|
|
|
+};
|
|
|
+
|
|
|
+static struct clk_hw_omap dpll_ddr_ck_hw = {
|
|
|
+ .hw = {
|
|
|
+ .clk = &dpll_ddr_ck,
|
|
|
+ },
|
|
|
+ .dpll_data = &dpll_ddr_dd,
|
|
|
+ .ops = &clkhwops_omap3_dpll,
|
|
|
+};
|
|
|
+
|
|
|
+DEFINE_STRUCT_CLK(dpll_ddr_ck, dpll_core_ck_parents, dpll_ddr_ck_ops);
|
|
|
+
|
|
|
+/*
|
|
|
+ * TODO: Add clksel here (sys_clkin, CORE_CLKOUTM6, PER_CLKOUTM2
|
|
|
+ * and ALT_CLK1/2)
|
|
|
+ */
|
|
|
+DEFINE_CLK_DIVIDER(dpll_ddr_m2_ck, "dpll_ddr_ck", &dpll_ddr_ck,
|
|
|
+ 0x0, AM33XX_CM_DIV_M2_DPLL_DDR,
|
|
|
+ AM33XX_DPLL_CLKOUT_DIV_SHIFT, AM33XX_DPLL_CLKOUT_DIV_WIDTH,
|
|
|
+ CLK_DIVIDER_ONE_BASED, NULL);
|
|
|
+
|
|
|
+/* emif_fck functional clock */
|
|
|
+DEFINE_CLK_FIXED_FACTOR(dpll_ddr_m2_div2_ck, "dpll_ddr_m2_ck", &dpll_ddr_m2_ck,
|
|
|
+ 0x0, 1, 2);
|
|
|
+
|
|
|
+/* DPLL_DISP */
|
|
|
+static struct dpll_data dpll_disp_dd = {
|