|  | @@ -70,3 +70,152 @@ static struct cpu_table cpu_ids[] __initdata = {
 | 
	
		
			
				|  |  |  		.init		= s3c6400_init,
 | 
	
		
			
				|  |  |  		.name		= name_s3c6400,
 | 
	
		
			
				|  |  |  	}, {
 | 
	
		
			
				|  |  | +		.idcode		= S3C6410_CPU_ID,
 | 
	
		
			
				|  |  | +		.idmask		= S3C64XX_CPU_MASK,
 | 
	
		
			
				|  |  | +		.map_io		= s3c6410_map_io,
 | 
	
		
			
				|  |  | +		.init_clocks	= s3c6410_init_clocks,
 | 
	
		
			
				|  |  | +		.init_uarts	= s3c64xx_init_uarts,
 | 
	
		
			
				|  |  | +		.init		= s3c6410_init,
 | 
	
		
			
				|  |  | +		.name		= name_s3c6410,
 | 
	
		
			
				|  |  | +	},
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* minimal IO mapping */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* see notes on uart map in arch/arm/mach-s3c64xx/include/mach/debug-macro.S */
 | 
	
		
			
				|  |  | +#define UART_OFFS (S3C_PA_UART & 0xfffff)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static struct map_desc s3c_iodesc[] __initdata = {
 | 
	
		
			
				|  |  | +	{
 | 
	
		
			
				|  |  | +		.virtual	= (unsigned long)S3C_VA_SYS,
 | 
	
		
			
				|  |  | +		.pfn		= __phys_to_pfn(S3C64XX_PA_SYSCON),
 | 
	
		
			
				|  |  | +		.length		= SZ_4K,
 | 
	
		
			
				|  |  | +		.type		= MT_DEVICE,
 | 
	
		
			
				|  |  | +	}, {
 | 
	
		
			
				|  |  | +		.virtual	= (unsigned long)S3C_VA_MEM,
 | 
	
		
			
				|  |  | +		.pfn		= __phys_to_pfn(S3C64XX_PA_SROM),
 | 
	
		
			
				|  |  | +		.length		= SZ_4K,
 | 
	
		
			
				|  |  | +		.type		= MT_DEVICE,
 | 
	
		
			
				|  |  | +	}, {
 | 
	
		
			
				|  |  | +		.virtual	= (unsigned long)(S3C_VA_UART + UART_OFFS),
 | 
	
		
			
				|  |  | +		.pfn		= __phys_to_pfn(S3C_PA_UART),
 | 
	
		
			
				|  |  | +		.length		= SZ_4K,
 | 
	
		
			
				|  |  | +		.type		= MT_DEVICE,
 | 
	
		
			
				|  |  | +	}, {
 | 
	
		
			
				|  |  | +		.virtual	= (unsigned long)VA_VIC0,
 | 
	
		
			
				|  |  | +		.pfn		= __phys_to_pfn(S3C64XX_PA_VIC0),
 | 
	
		
			
				|  |  | +		.length		= SZ_16K,
 | 
	
		
			
				|  |  | +		.type		= MT_DEVICE,
 | 
	
		
			
				|  |  | +	}, {
 | 
	
		
			
				|  |  | +		.virtual	= (unsigned long)VA_VIC1,
 | 
	
		
			
				|  |  | +		.pfn		= __phys_to_pfn(S3C64XX_PA_VIC1),
 | 
	
		
			
				|  |  | +		.length		= SZ_16K,
 | 
	
		
			
				|  |  | +		.type		= MT_DEVICE,
 | 
	
		
			
				|  |  | +	}, {
 | 
	
		
			
				|  |  | +		.virtual	= (unsigned long)S3C_VA_TIMER,
 | 
	
		
			
				|  |  | +		.pfn		= __phys_to_pfn(S3C_PA_TIMER),
 | 
	
		
			
				|  |  | +		.length		= SZ_16K,
 | 
	
		
			
				|  |  | +		.type		= MT_DEVICE,
 | 
	
		
			
				|  |  | +	}, {
 | 
	
		
			
				|  |  | +		.virtual	= (unsigned long)S3C64XX_VA_GPIO,
 | 
	
		
			
				|  |  | +		.pfn		= __phys_to_pfn(S3C64XX_PA_GPIO),
 | 
	
		
			
				|  |  | +		.length		= SZ_4K,
 | 
	
		
			
				|  |  | +		.type		= MT_DEVICE,
 | 
	
		
			
				|  |  | +	}, {
 | 
	
		
			
				|  |  | +		.virtual	= (unsigned long)S3C64XX_VA_MODEM,
 | 
	
		
			
				|  |  | +		.pfn		= __phys_to_pfn(S3C64XX_PA_MODEM),
 | 
	
		
			
				|  |  | +		.length		= SZ_4K,
 | 
	
		
			
				|  |  | +		.type		= MT_DEVICE,
 | 
	
		
			
				|  |  | +	}, {
 | 
	
		
			
				|  |  | +		.virtual	= (unsigned long)S3C_VA_WATCHDOG,
 | 
	
		
			
				|  |  | +		.pfn		= __phys_to_pfn(S3C64XX_PA_WATCHDOG),
 | 
	
		
			
				|  |  | +		.length		= SZ_4K,
 | 
	
		
			
				|  |  | +		.type		= MT_DEVICE,
 | 
	
		
			
				|  |  | +	}, {
 | 
	
		
			
				|  |  | +		.virtual	= (unsigned long)S3C_VA_USB_HSPHY,
 | 
	
		
			
				|  |  | +		.pfn		= __phys_to_pfn(S3C64XX_PA_USB_HSPHY),
 | 
	
		
			
				|  |  | +		.length		= SZ_1K,
 | 
	
		
			
				|  |  | +		.type		= MT_DEVICE,
 | 
	
		
			
				|  |  | +	},
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static struct bus_type s3c64xx_subsys = {
 | 
	
		
			
				|  |  | +	.name		= "s3c64xx-core",
 | 
	
		
			
				|  |  | +	.dev_name	= "s3c64xx-core",
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static struct device s3c64xx_dev = {
 | 
	
		
			
				|  |  | +	.bus	= &s3c64xx_subsys,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* read cpu identification code */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +void __init s3c64xx_init_io(struct map_desc *mach_desc, int size)
 | 
	
		
			
				|  |  | +{
 | 
	
		
			
				|  |  | +	/* initialise the io descriptors we need for initialisation */
 | 
	
		
			
				|  |  | +	iotable_init(s3c_iodesc, ARRAY_SIZE(s3c_iodesc));
 | 
	
		
			
				|  |  | +	iotable_init(mach_desc, size);
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	/* detect cpu id */
 | 
	
		
			
				|  |  | +	s3c64xx_init_cpu();
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	s3c_init_cpu(samsung_cpu_id, cpu_ids, ARRAY_SIZE(cpu_ids));
 | 
	
		
			
				|  |  | +}
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static __init int s3c64xx_dev_init(void)
 | 
	
		
			
				|  |  | +{
 | 
	
		
			
				|  |  | +	subsys_system_register(&s3c64xx_subsys, NULL);
 | 
	
		
			
				|  |  | +	return device_register(&s3c64xx_dev);
 | 
	
		
			
				|  |  | +}
 | 
	
		
			
				|  |  | +core_initcall(s3c64xx_dev_init);
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/*
 | 
	
		
			
				|  |  | + * setup the sources the vic should advertise resume
 | 
	
		
			
				|  |  | + * for, even though it is not doing the wake
 | 
	
		
			
				|  |  | + * (set_irq_wake needs to be valid)
 | 
	
		
			
				|  |  | + */
 | 
	
		
			
				|  |  | +#define IRQ_VIC0_RESUME (1 << (IRQ_RTC_TIC - IRQ_VIC0_BASE))
 | 
	
		
			
				|  |  | +#define IRQ_VIC1_RESUME (1 << (IRQ_RTC_ALARM - IRQ_VIC1_BASE) |	\
 | 
	
		
			
				|  |  | +			 1 << (IRQ_PENDN - IRQ_VIC1_BASE) |	\
 | 
	
		
			
				|  |  | +			 1 << (IRQ_HSMMC0 - IRQ_VIC1_BASE) |	\
 | 
	
		
			
				|  |  | +			 1 << (IRQ_HSMMC1 - IRQ_VIC1_BASE) |	\
 | 
	
		
			
				|  |  | +			 1 << (IRQ_HSMMC2 - IRQ_VIC1_BASE))
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +void __init s3c64xx_init_irq(u32 vic0_valid, u32 vic1_valid)
 | 
	
		
			
				|  |  | +{
 | 
	
		
			
				|  |  | +	printk(KERN_DEBUG "%s: initialising interrupts\n", __func__);
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	/* initialise the pair of VICs */
 | 
	
		
			
				|  |  | +	vic_init(VA_VIC0, IRQ_VIC0_BASE, vic0_valid, IRQ_VIC0_RESUME);
 | 
	
		
			
				|  |  | +	vic_init(VA_VIC1, IRQ_VIC1_BASE, vic1_valid, IRQ_VIC1_RESUME);
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	/* add the timer sub-irqs */
 | 
	
		
			
				|  |  | +	s3c_init_vic_timer_irq(5, IRQ_TIMER0);
 | 
	
		
			
				|  |  | +}
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +#define eint_offset(irq)	((irq) - IRQ_EINT(0))
 | 
	
		
			
				|  |  | +#define eint_irq_to_bit(irq)	((u32)(1 << eint_offset(irq)))
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static inline void s3c_irq_eint_mask(struct irq_data *data)
 | 
	
		
			
				|  |  | +{
 | 
	
		
			
				|  |  | +	u32 mask;
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	mask = __raw_readl(S3C64XX_EINT0MASK);
 | 
	
		
			
				|  |  | +	mask |= (u32)data->chip_data;
 | 
	
		
			
				|  |  | +	__raw_writel(mask, S3C64XX_EINT0MASK);
 | 
	
		
			
				|  |  | +}
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static void s3c_irq_eint_unmask(struct irq_data *data)
 | 
	
		
			
				|  |  | +{
 | 
	
		
			
				|  |  | +	u32 mask;
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	mask = __raw_readl(S3C64XX_EINT0MASK);
 | 
	
		
			
				|  |  | +	mask &= ~((u32)data->chip_data);
 | 
	
		
			
				|  |  | +	__raw_writel(mask, S3C64XX_EINT0MASK);
 | 
	
		
			
				|  |  | +}
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static inline void s3c_irq_eint_ack(struct irq_data *data)
 | 
	
		
			
				|  |  | +{
 | 
	
		
			
				|  |  | +	__raw_writel((u32)data->chip_data, S3C64XX_EINT0PEND);
 | 
	
		
			
				|  |  | +}
 | 
	
		
			
				|  |  | +
 |