|
@@ -1729,3 +1729,132 @@ static struct omap_hwmod am35xx_usbhsotg_hwmod = {
|
|
|
.class = &am35xx_usbotg_class,
|
|
|
.flags = HWMOD_NO_IDLEST,
|
|
|
};
|
|
|
+
|
|
|
+/* MMC/SD/SDIO common */
|
|
|
+static struct omap_hwmod_class_sysconfig omap34xx_mmc_sysc = {
|
|
|
+ .rev_offs = 0x1fc,
|
|
|
+ .sysc_offs = 0x10,
|
|
|
+ .syss_offs = 0x14,
|
|
|
+ .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
|
|
|
+ SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
|
|
|
+ SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
|
|
|
+ .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
+ .sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_class omap34xx_mmc_class = {
|
|
|
+ .name = "mmc",
|
|
|
+ .sysc = &omap34xx_mmc_sysc,
|
|
|
+};
|
|
|
+
|
|
|
+/* MMC/SD/SDIO1 */
|
|
|
+
|
|
|
+static struct omap_hwmod_irq_info omap34xx_mmc1_mpu_irqs[] = {
|
|
|
+ { .irq = 83 + OMAP_INTC_START, },
|
|
|
+ { .irq = -1 },
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_dma_info omap34xx_mmc1_sdma_reqs[] = {
|
|
|
+ { .name = "tx", .dma_req = 61, },
|
|
|
+ { .name = "rx", .dma_req = 62, },
|
|
|
+ { .dma_req = -1 }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_opt_clk omap34xx_mmc1_opt_clks[] = {
|
|
|
+ { .role = "dbck", .clk = "omap_32k_fck", },
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_mmc_dev_attr mmc1_dev_attr = {
|
|
|
+ .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
|
|
|
+};
|
|
|
+
|
|
|
+/* See 35xx errata 2.1.1.128 in SPRZ278F */
|
|
|
+static struct omap_mmc_dev_attr mmc1_pre_es3_dev_attr = {
|
|
|
+ .flags = (OMAP_HSMMC_SUPPORTS_DUAL_VOLT |
|
|
|
+ OMAP_HSMMC_BROKEN_MULTIBLOCK_READ),
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod omap3xxx_pre_es3_mmc1_hwmod = {
|
|
|
+ .name = "mmc1",
|
|
|
+ .mpu_irqs = omap34xx_mmc1_mpu_irqs,
|
|
|
+ .sdma_reqs = omap34xx_mmc1_sdma_reqs,
|
|
|
+ .opt_clks = omap34xx_mmc1_opt_clks,
|
|
|
+ .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc1_opt_clks),
|
|
|
+ .main_clk = "mmchs1_fck",
|
|
|
+ .prcm = {
|
|
|
+ .omap2 = {
|
|
|
+ .module_offs = CORE_MOD,
|
|
|
+ .prcm_reg_id = 1,
|
|
|
+ .module_bit = OMAP3430_EN_MMC1_SHIFT,
|
|
|
+ .idlest_reg_id = 1,
|
|
|
+ .idlest_idle_bit = OMAP3430_ST_MMC1_SHIFT,
|
|
|
+ },
|
|
|
+ },
|
|
|
+ .dev_attr = &mmc1_pre_es3_dev_attr,
|
|
|
+ .class = &omap34xx_mmc_class,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod omap3xxx_es3plus_mmc1_hwmod = {
|
|
|
+ .name = "mmc1",
|
|
|
+ .mpu_irqs = omap34xx_mmc1_mpu_irqs,
|
|
|
+ .sdma_reqs = omap34xx_mmc1_sdma_reqs,
|
|
|
+ .opt_clks = omap34xx_mmc1_opt_clks,
|
|
|
+ .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc1_opt_clks),
|
|
|
+ .main_clk = "mmchs1_fck",
|
|
|
+ .prcm = {
|
|
|
+ .omap2 = {
|
|
|
+ .module_offs = CORE_MOD,
|
|
|
+ .prcm_reg_id = 1,
|
|
|
+ .module_bit = OMAP3430_EN_MMC1_SHIFT,
|
|
|
+ .idlest_reg_id = 1,
|
|
|
+ .idlest_idle_bit = OMAP3430_ST_MMC1_SHIFT,
|
|
|
+ },
|
|
|
+ },
|
|
|
+ .dev_attr = &mmc1_dev_attr,
|
|
|
+ .class = &omap34xx_mmc_class,
|
|
|
+};
|
|
|
+
|
|
|
+/* MMC/SD/SDIO2 */
|
|
|
+
|
|
|
+static struct omap_hwmod_irq_info omap34xx_mmc2_mpu_irqs[] = {
|
|
|
+ { .irq = 86 + OMAP_INTC_START, },
|
|
|
+ { .irq = -1 },
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_dma_info omap34xx_mmc2_sdma_reqs[] = {
|
|
|
+ { .name = "tx", .dma_req = 47, },
|
|
|
+ { .name = "rx", .dma_req = 48, },
|
|
|
+ { .dma_req = -1 }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_opt_clk omap34xx_mmc2_opt_clks[] = {
|
|
|
+ { .role = "dbck", .clk = "omap_32k_fck", },
|
|
|
+};
|
|
|
+
|
|
|
+/* See 35xx errata 2.1.1.128 in SPRZ278F */
|
|
|
+static struct omap_mmc_dev_attr mmc2_pre_es3_dev_attr = {
|
|
|
+ .flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod omap3xxx_pre_es3_mmc2_hwmod = {
|
|
|
+ .name = "mmc2",
|
|
|
+ .mpu_irqs = omap34xx_mmc2_mpu_irqs,
|
|
|
+ .sdma_reqs = omap34xx_mmc2_sdma_reqs,
|
|
|
+ .opt_clks = omap34xx_mmc2_opt_clks,
|
|
|
+ .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc2_opt_clks),
|
|
|
+ .main_clk = "mmchs2_fck",
|
|
|
+ .prcm = {
|
|
|
+ .omap2 = {
|
|
|
+ .module_offs = CORE_MOD,
|
|
|
+ .prcm_reg_id = 1,
|
|
|
+ .module_bit = OMAP3430_EN_MMC2_SHIFT,
|
|
|
+ .idlest_reg_id = 1,
|
|
|
+ .idlest_idle_bit = OMAP3430_ST_MMC2_SHIFT,
|
|
|
+ },
|
|
|
+ },
|
|
|
+ .dev_attr = &mmc2_pre_es3_dev_attr,
|
|
|
+ .class = &omap34xx_mmc_class,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod omap3xxx_es3plus_mmc2_hwmod = {
|
|
|
+ .name = "mmc2",
|