|
@@ -1808,3 +1808,59 @@
|
|
#define DMA14_X_MODIFY 0xFFC07090 /* DMA14 Inner Loop Address Increment */
|
|
#define DMA14_X_MODIFY 0xFFC07090 /* DMA14 Inner Loop Address Increment */
|
|
#define DMA14_Y_COUNT 0xFFC07094 /* DMA14 Outer Loop Count Start Value (2D only) */
|
|
#define DMA14_Y_COUNT 0xFFC07094 /* DMA14 Outer Loop Count Start Value (2D only) */
|
|
#define DMA14_Y_MODIFY 0xFFC07098 /* DMA14 Outer Loop Address Increment (2D only) */
|
|
#define DMA14_Y_MODIFY 0xFFC07098 /* DMA14 Outer Loop Address Increment (2D only) */
|
|
|
|
+#define DMA14_CURR_DESC_PTR 0xFFC070A4 /* DMA14 Current Descriptor Pointer */
|
|
|
|
+#define DMA14_PREV_DESC_PTR 0xFFC070A8 /* DMA14 Previous Initial Descriptor Pointer */
|
|
|
|
+#define DMA14_CURR_ADDR 0xFFC070AC /* DMA14 Current Address */
|
|
|
|
+#define DMA14_IRQ_STATUS 0xFFC070B0 /* DMA14 Status Register */
|
|
|
|
+#define DMA14_CURR_X_COUNT 0xFFC070B4 /* DMA14 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
|
+#define DMA14_CURR_Y_COUNT 0xFFC070B8 /* DMA14 Current Row Count (2D only) */
|
|
|
|
+#define DMA14_BWL_COUNT 0xFFC070C0 /* DMA14 Bandwidth Limit Count */
|
|
|
|
+#define DMA14_CURR_BWL_COUNT 0xFFC070C4 /* DMA14 Bandwidth Limit Count Current */
|
|
|
|
+#define DMA14_BWM_COUNT 0xFFC070C8 /* DMA14 Bandwidth Monitor Count */
|
|
|
|
+#define DMA14_CURR_BWM_COUNT 0xFFC070CC /* DMA14 Bandwidth Monitor Count Current */
|
|
|
|
+
|
|
|
|
+/* =========================
|
|
|
|
+ DMA15
|
|
|
|
+ ========================= */
|
|
|
|
+#define DMA15_NEXT_DESC_PTR 0xFFC07100 /* DMA15 Pointer to Next Initial Descriptor */
|
|
|
|
+#define DMA15_START_ADDR 0xFFC07104 /* DMA15 Start Address of Current Buffer */
|
|
|
|
+#define DMA15_CONFIG 0xFFC07108 /* DMA15 Configuration Register */
|
|
|
|
+#define DMA15_X_COUNT 0xFFC0710C /* DMA15 Inner Loop Count Start Value */
|
|
|
|
+#define DMA15_X_MODIFY 0xFFC07110 /* DMA15 Inner Loop Address Increment */
|
|
|
|
+#define DMA15_Y_COUNT 0xFFC07114 /* DMA15 Outer Loop Count Start Value (2D only) */
|
|
|
|
+#define DMA15_Y_MODIFY 0xFFC07118 /* DMA15 Outer Loop Address Increment (2D only) */
|
|
|
|
+#define DMA15_CURR_DESC_PTR 0xFFC07124 /* DMA15 Current Descriptor Pointer */
|
|
|
|
+#define DMA15_PREV_DESC_PTR 0xFFC07128 /* DMA15 Previous Initial Descriptor Pointer */
|
|
|
|
+#define DMA15_CURR_ADDR 0xFFC0712C /* DMA15 Current Address */
|
|
|
|
+#define DMA15_IRQ_STATUS 0xFFC07130 /* DMA15 Status Register */
|
|
|
|
+#define DMA15_CURR_X_COUNT 0xFFC07134 /* DMA15 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
|
+#define DMA15_CURR_Y_COUNT 0xFFC07138 /* DMA15 Current Row Count (2D only) */
|
|
|
|
+#define DMA15_BWL_COUNT 0xFFC07140 /* DMA15 Bandwidth Limit Count */
|
|
|
|
+#define DMA15_CURR_BWL_COUNT 0xFFC07144 /* DMA15 Bandwidth Limit Count Current */
|
|
|
|
+#define DMA15_BWM_COUNT 0xFFC07148 /* DMA15 Bandwidth Monitor Count */
|
|
|
|
+#define DMA15_CURR_BWM_COUNT 0xFFC0714C /* DMA15 Bandwidth Monitor Count Current */
|
|
|
|
+
|
|
|
|
+/* =========================
|
|
|
|
+ DMA16
|
|
|
|
+ ========================= */
|
|
|
|
+#define DMA16_NEXT_DESC_PTR 0xFFC07180 /* DMA16 Pointer to Next Initial Descriptor */
|
|
|
|
+#define DMA16_START_ADDR 0xFFC07184 /* DMA16 Start Address of Current Buffer */
|
|
|
|
+#define DMA16_CONFIG 0xFFC07188 /* DMA16 Configuration Register */
|
|
|
|
+#define DMA16_X_COUNT 0xFFC0718C /* DMA16 Inner Loop Count Start Value */
|
|
|
|
+#define DMA16_X_MODIFY 0xFFC07190 /* DMA16 Inner Loop Address Increment */
|
|
|
|
+#define DMA16_Y_COUNT 0xFFC07194 /* DMA16 Outer Loop Count Start Value (2D only) */
|
|
|
|
+#define DMA16_Y_MODIFY 0xFFC07198 /* DMA16 Outer Loop Address Increment (2D only) */
|
|
|
|
+#define DMA16_CURR_DESC_PTR 0xFFC071A4 /* DMA16 Current Descriptor Pointer */
|
|
|
|
+#define DMA16_PREV_DESC_PTR 0xFFC071A8 /* DMA16 Previous Initial Descriptor Pointer */
|
|
|
|
+#define DMA16_CURR_ADDR 0xFFC071AC /* DMA16 Current Address */
|
|
|
|
+#define DMA16_IRQ_STATUS 0xFFC071B0 /* DMA16 Status Register */
|
|
|
|
+#define DMA16_CURR_X_COUNT 0xFFC071B4 /* DMA16 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
|
+#define DMA16_CURR_Y_COUNT 0xFFC071B8 /* DMA16 Current Row Count (2D only) */
|
|
|
|
+#define DMA16_BWL_COUNT 0xFFC071C0 /* DMA16 Bandwidth Limit Count */
|
|
|
|
+#define DMA16_CURR_BWL_COUNT 0xFFC071C4 /* DMA16 Bandwidth Limit Count Current */
|
|
|
|
+#define DMA16_BWM_COUNT 0xFFC071C8 /* DMA16 Bandwidth Monitor Count */
|
|
|
|
+#define DMA16_CURR_BWM_COUNT 0xFFC071CC /* DMA16 Bandwidth Monitor Count Current */
|
|
|
|
+
|
|
|
|
+/* =========================
|
|
|
|
+ DMA17
|
|
|
|
+ ========================= */
|