|
@@ -291,3 +291,155 @@
|
|
#define DMA6_IRQ_STATUS 0xFFC00DA8 /* DMA Channel 6 Interrupt/Status Register */
|
|
#define DMA6_IRQ_STATUS 0xFFC00DA8 /* DMA Channel 6 Interrupt/Status Register */
|
|
#define DMA6_PERIPHERAL_MAP 0xFFC00DAC /* DMA Channel 6 Peripheral Map Register */
|
|
#define DMA6_PERIPHERAL_MAP 0xFFC00DAC /* DMA Channel 6 Peripheral Map Register */
|
|
#define DMA6_CURR_X_COUNT 0xFFC00DB0 /* DMA Channel 6 Current X Count Register */
|
|
#define DMA6_CURR_X_COUNT 0xFFC00DB0 /* DMA Channel 6 Current X Count Register */
|
|
|
|
+#define DMA6_CURR_Y_COUNT 0xFFC00DB8 /* DMA Channel 6 Current Y Count Register */
|
|
|
|
+
|
|
|
|
+#define DMA7_NEXT_DESC_PTR 0xFFC00DC0 /* DMA Channel 7 Next Descriptor Pointer Register */
|
|
|
|
+#define DMA7_START_ADDR 0xFFC00DC4 /* DMA Channel 7 Start Address Register */
|
|
|
|
+#define DMA7_CONFIG 0xFFC00DC8 /* DMA Channel 7 Configuration Register */
|
|
|
|
+#define DMA7_X_COUNT 0xFFC00DD0 /* DMA Channel 7 X Count Register */
|
|
|
|
+#define DMA7_X_MODIFY 0xFFC00DD4 /* DMA Channel 7 X Modify Register */
|
|
|
|
+#define DMA7_Y_COUNT 0xFFC00DD8 /* DMA Channel 7 Y Count Register */
|
|
|
|
+#define DMA7_Y_MODIFY 0xFFC00DDC /* DMA Channel 7 Y Modify Register */
|
|
|
|
+#define DMA7_CURR_DESC_PTR 0xFFC00DE0 /* DMA Channel 7 Current Descriptor Pointer Register */
|
|
|
|
+#define DMA7_CURR_ADDR 0xFFC00DE4 /* DMA Channel 7 Current Address Register */
|
|
|
|
+#define DMA7_IRQ_STATUS 0xFFC00DE8 /* DMA Channel 7 Interrupt/Status Register */
|
|
|
|
+#define DMA7_PERIPHERAL_MAP 0xFFC00DEC /* DMA Channel 7 Peripheral Map Register */
|
|
|
|
+#define DMA7_CURR_X_COUNT 0xFFC00DF0 /* DMA Channel 7 Current X Count Register */
|
|
|
|
+#define DMA7_CURR_Y_COUNT 0xFFC00DF8 /* DMA Channel 7 Current Y Count Register */
|
|
|
|
+
|
|
|
|
+#define MDMA_D0_NEXT_DESC_PTR 0xFFC00E00 /* MemDMA0 Stream 0 Destination Next Descriptor Pointer Register */
|
|
|
|
+#define MDMA_D0_START_ADDR 0xFFC00E04 /* MemDMA0 Stream 0 Destination Start Address Register */
|
|
|
|
+#define MDMA_D0_CONFIG 0xFFC00E08 /* MemDMA0 Stream 0 Destination Configuration Register */
|
|
|
|
+#define MDMA_D0_X_COUNT 0xFFC00E10 /* MemDMA0 Stream 0 Destination X Count Register */
|
|
|
|
+#define MDMA_D0_X_MODIFY 0xFFC00E14 /* MemDMA0 Stream 0 Destination X Modify Register */
|
|
|
|
+#define MDMA_D0_Y_COUNT 0xFFC00E18 /* MemDMA0 Stream 0 Destination Y Count Register */
|
|
|
|
+#define MDMA_D0_Y_MODIFY 0xFFC00E1C /* MemDMA0 Stream 0 Destination Y Modify Register */
|
|
|
|
+#define MDMA_D0_CURR_DESC_PTR 0xFFC00E20 /* MemDMA0 Stream 0 Destination Current Descriptor Pointer Register */
|
|
|
|
+#define MDMA_D0_CURR_ADDR 0xFFC00E24 /* MemDMA0 Stream 0 Destination Current Address Register */
|
|
|
|
+#define MDMA_D0_IRQ_STATUS 0xFFC00E28 /* MemDMA0 Stream 0 Destination Interrupt/Status Register */
|
|
|
|
+#define MDMA_D0_PERIPHERAL_MAP 0xFFC00E2C /* MemDMA0 Stream 0 Destination Peripheral Map Register */
|
|
|
|
+#define MDMA_D0_CURR_X_COUNT 0xFFC00E30 /* MemDMA0 Stream 0 Destination Current X Count Register */
|
|
|
|
+#define MDMA_D0_CURR_Y_COUNT 0xFFC00E38 /* MemDMA0 Stream 0 Destination Current Y Count Register */
|
|
|
|
+
|
|
|
|
+#define MDMA_S0_NEXT_DESC_PTR 0xFFC00E40 /* MemDMA0 Stream 0 Source Next Descriptor Pointer Register */
|
|
|
|
+#define MDMA_S0_START_ADDR 0xFFC00E44 /* MemDMA0 Stream 0 Source Start Address Register */
|
|
|
|
+#define MDMA_S0_CONFIG 0xFFC00E48 /* MemDMA0 Stream 0 Source Configuration Register */
|
|
|
|
+#define MDMA_S0_X_COUNT 0xFFC00E50 /* MemDMA0 Stream 0 Source X Count Register */
|
|
|
|
+#define MDMA_S0_X_MODIFY 0xFFC00E54 /* MemDMA0 Stream 0 Source X Modify Register */
|
|
|
|
+#define MDMA_S0_Y_COUNT 0xFFC00E58 /* MemDMA0 Stream 0 Source Y Count Register */
|
|
|
|
+#define MDMA_S0_Y_MODIFY 0xFFC00E5C /* MemDMA0 Stream 0 Source Y Modify Register */
|
|
|
|
+#define MDMA_S0_CURR_DESC_PTR 0xFFC00E60 /* MemDMA0 Stream 0 Source Current Descriptor Pointer Register */
|
|
|
|
+#define MDMA_S0_CURR_ADDR 0xFFC00E64 /* MemDMA0 Stream 0 Source Current Address Register */
|
|
|
|
+#define MDMA_S0_IRQ_STATUS 0xFFC00E68 /* MemDMA0 Stream 0 Source Interrupt/Status Register */
|
|
|
|
+#define MDMA_S0_PERIPHERAL_MAP 0xFFC00E6C /* MemDMA0 Stream 0 Source Peripheral Map Register */
|
|
|
|
+#define MDMA_S0_CURR_X_COUNT 0xFFC00E70 /* MemDMA0 Stream 0 Source Current X Count Register */
|
|
|
|
+#define MDMA_S0_CURR_Y_COUNT 0xFFC00E78 /* MemDMA0 Stream 0 Source Current Y Count Register */
|
|
|
|
+
|
|
|
|
+#define MDMA_D1_NEXT_DESC_PTR 0xFFC00E80 /* MemDMA0 Stream 1 Destination Next Descriptor Pointer Register */
|
|
|
|
+#define MDMA_D1_START_ADDR 0xFFC00E84 /* MemDMA0 Stream 1 Destination Start Address Register */
|
|
|
|
+#define MDMA_D1_CONFIG 0xFFC00E88 /* MemDMA0 Stream 1 Destination Configuration Register */
|
|
|
|
+#define MDMA_D1_X_COUNT 0xFFC00E90 /* MemDMA0 Stream 1 Destination X Count Register */
|
|
|
|
+#define MDMA_D1_X_MODIFY 0xFFC00E94 /* MemDMA0 Stream 1 Destination X Modify Register */
|
|
|
|
+#define MDMA_D1_Y_COUNT 0xFFC00E98 /* MemDMA0 Stream 1 Destination Y Count Register */
|
|
|
|
+#define MDMA_D1_Y_MODIFY 0xFFC00E9C /* MemDMA0 Stream 1 Destination Y Modify Register */
|
|
|
|
+#define MDMA_D1_CURR_DESC_PTR 0xFFC00EA0 /* MemDMA0 Stream 1 Destination Current Descriptor Pointer Register */
|
|
|
|
+#define MDMA_D1_CURR_ADDR 0xFFC00EA4 /* MemDMA0 Stream 1 Destination Current Address Register */
|
|
|
|
+#define MDMA_D1_IRQ_STATUS 0xFFC00EA8 /* MemDMA0 Stream 1 Destination Interrupt/Status Register */
|
|
|
|
+#define MDMA_D1_PERIPHERAL_MAP 0xFFC00EAC /* MemDMA0 Stream 1 Destination Peripheral Map Register */
|
|
|
|
+#define MDMA_D1_CURR_X_COUNT 0xFFC00EB0 /* MemDMA0 Stream 1 Destination Current X Count Register */
|
|
|
|
+#define MDMA_D1_CURR_Y_COUNT 0xFFC00EB8 /* MemDMA0 Stream 1 Destination Current Y Count Register */
|
|
|
|
+
|
|
|
|
+#define MDMA_S1_NEXT_DESC_PTR 0xFFC00EC0 /* MemDMA0 Stream 1 Source Next Descriptor Pointer Register */
|
|
|
|
+#define MDMA_S1_START_ADDR 0xFFC00EC4 /* MemDMA0 Stream 1 Source Start Address Register */
|
|
|
|
+#define MDMA_S1_CONFIG 0xFFC00EC8 /* MemDMA0 Stream 1 Source Configuration Register */
|
|
|
|
+#define MDMA_S1_X_COUNT 0xFFC00ED0 /* MemDMA0 Stream 1 Source X Count Register */
|
|
|
|
+#define MDMA_S1_X_MODIFY 0xFFC00ED4 /* MemDMA0 Stream 1 Source X Modify Register */
|
|
|
|
+#define MDMA_S1_Y_COUNT 0xFFC00ED8 /* MemDMA0 Stream 1 Source Y Count Register */
|
|
|
|
+#define MDMA_S1_Y_MODIFY 0xFFC00EDC /* MemDMA0 Stream 1 Source Y Modify Register */
|
|
|
|
+#define MDMA_S1_CURR_DESC_PTR 0xFFC00EE0 /* MemDMA0 Stream 1 Source Current Descriptor Pointer Register */
|
|
|
|
+#define MDMA_S1_CURR_ADDR 0xFFC00EE4 /* MemDMA0 Stream 1 Source Current Address Register */
|
|
|
|
+#define MDMA_S1_IRQ_STATUS 0xFFC00EE8 /* MemDMA0 Stream 1 Source Interrupt/Status Register */
|
|
|
|
+#define MDMA_S1_PERIPHERAL_MAP 0xFFC00EEC /* MemDMA0 Stream 1 Source Peripheral Map Register */
|
|
|
|
+#define MDMA_S1_CURR_X_COUNT 0xFFC00EF0 /* MemDMA0 Stream 1 Source Current X Count Register */
|
|
|
|
+#define MDMA_S1_CURR_Y_COUNT 0xFFC00EF8 /* MemDMA0 Stream 1 Source Current Y Count Register */
|
|
|
|
+
|
|
|
|
+
|
|
|
|
+/* Parallel Peripheral Interface (PPI) (0xFFC01000 - 0xFFC010FF) */
|
|
|
|
+#define PPI_CONTROL 0xFFC01000 /* PPI Control Register */
|
|
|
|
+#define PPI_STATUS 0xFFC01004 /* PPI Status Register */
|
|
|
|
+#define PPI_COUNT 0xFFC01008 /* PPI Transfer Count Register */
|
|
|
|
+#define PPI_DELAY 0xFFC0100C /* PPI Delay Count Register */
|
|
|
|
+#define PPI_FRAME 0xFFC01010 /* PPI Frame Length Register */
|
|
|
|
+
|
|
|
|
+
|
|
|
|
+/* Two-Wire Interface 0 (0xFFC01400 - 0xFFC014FF) */
|
|
|
|
+#define TWI0_CLKDIV 0xFFC01400 /* Serial Clock Divider Register */
|
|
|
|
+#define TWI0_CONTROL 0xFFC01404 /* TWI0 Master Internal Time Reference Register */
|
|
|
|
+#define TWI0_SLAVE_CTL 0xFFC01408 /* Slave Mode Control Register */
|
|
|
|
+#define TWI0_SLAVE_STAT 0xFFC0140C /* Slave Mode Status Register */
|
|
|
|
+#define TWI0_SLAVE_ADDR 0xFFC01410 /* Slave Mode Address Register */
|
|
|
|
+#define TWI0_MASTER_CTL 0xFFC01414 /* Master Mode Control Register */
|
|
|
|
+#define TWI0_MASTER_STAT 0xFFC01418 /* Master Mode Status Register */
|
|
|
|
+#define TWI0_MASTER_ADDR 0xFFC0141C /* Master Mode Address Register */
|
|
|
|
+#define TWI0_INT_STAT 0xFFC01420 /* TWI0 Master Interrupt Register */
|
|
|
|
+#define TWI0_INT_MASK 0xFFC01424 /* TWI0 Master Interrupt Mask Register */
|
|
|
|
+#define TWI0_FIFO_CTL 0xFFC01428 /* FIFO Control Register */
|
|
|
|
+#define TWI0_FIFO_STAT 0xFFC0142C /* FIFO Status Register */
|
|
|
|
+#define TWI0_XMT_DATA8 0xFFC01480 /* FIFO Transmit Data Single Byte Register */
|
|
|
|
+#define TWI0_XMT_DATA16 0xFFC01484 /* FIFO Transmit Data Double Byte Register */
|
|
|
|
+#define TWI0_RCV_DATA8 0xFFC01488 /* FIFO Receive Data Single Byte Register */
|
|
|
|
+#define TWI0_RCV_DATA16 0xFFC0148C /* FIFO Receive Data Double Byte Register */
|
|
|
|
+
|
|
|
|
+#define TWI0_REGBASE TWI0_CLKDIV
|
|
|
|
+
|
|
|
|
+/* the following are for backwards compatibility */
|
|
|
|
+#define TWI0_PRESCALE TWI0_CONTROL
|
|
|
|
+#define TWI0_INT_SRC TWI0_INT_STAT
|
|
|
|
+#define TWI0_INT_ENABLE TWI0_INT_MASK
|
|
|
|
+
|
|
|
|
+
|
|
|
|
+/* General-Purpose Ports (0xFFC01500 - 0xFFC015FF) */
|
|
|
|
+
|
|
|
|
+/* GPIO Port C Register Names */
|
|
|
|
+#define PORTCIO_FER 0xFFC01500 /* GPIO Pin Port C Configuration Register */
|
|
|
|
+#define PORTCIO 0xFFC01510 /* GPIO Pin Port C Data Register */
|
|
|
|
+#define PORTCIO_CLEAR 0xFFC01520 /* Clear GPIO Pin Port C Register */
|
|
|
|
+#define PORTCIO_SET 0xFFC01530 /* Set GPIO Pin Port C Register */
|
|
|
|
+#define PORTCIO_TOGGLE 0xFFC01540 /* Toggle GPIO Pin Port C Register */
|
|
|
|
+#define PORTCIO_DIR 0xFFC01550 /* GPIO Pin Port C Direction Register */
|
|
|
|
+#define PORTCIO_INEN 0xFFC01560 /* GPIO Pin Port C Input Enable Register */
|
|
|
|
+
|
|
|
|
+/* GPIO Port D Register Names */
|
|
|
|
+#define PORTDIO_FER 0xFFC01504 /* GPIO Pin Port D Configuration Register */
|
|
|
|
+#define PORTDIO 0xFFC01514 /* GPIO Pin Port D Data Register */
|
|
|
|
+#define PORTDIO_CLEAR 0xFFC01524 /* Clear GPIO Pin Port D Register */
|
|
|
|
+#define PORTDIO_SET 0xFFC01534 /* Set GPIO Pin Port D Register */
|
|
|
|
+#define PORTDIO_TOGGLE 0xFFC01544 /* Toggle GPIO Pin Port D Register */
|
|
|
|
+#define PORTDIO_DIR 0xFFC01554 /* GPIO Pin Port D Direction Register */
|
|
|
|
+#define PORTDIO_INEN 0xFFC01564 /* GPIO Pin Port D Input Enable Register */
|
|
|
|
+
|
|
|
|
+/* GPIO Port E Register Names */
|
|
|
|
+#define PORTEIO_FER 0xFFC01508 /* GPIO Pin Port E Configuration Register */
|
|
|
|
+#define PORTEIO 0xFFC01518 /* GPIO Pin Port E Data Register */
|
|
|
|
+#define PORTEIO_CLEAR 0xFFC01528 /* Clear GPIO Pin Port E Register */
|
|
|
|
+#define PORTEIO_SET 0xFFC01538 /* Set GPIO Pin Port E Register */
|
|
|
|
+#define PORTEIO_TOGGLE 0xFFC01548 /* Toggle GPIO Pin Port E Register */
|
|
|
|
+#define PORTEIO_DIR 0xFFC01558 /* GPIO Pin Port E Direction Register */
|
|
|
|
+#define PORTEIO_INEN 0xFFC01568 /* GPIO Pin Port E Input Enable Register */
|
|
|
|
+
|
|
|
|
+/* DMA Controller 1 Traffic Control Registers (0xFFC01B00 - 0xFFC01BFF) */
|
|
|
|
+
|
|
|
|
+#define DMAC1_TC_PER 0xFFC01B0C /* DMA Controller 1 Traffic Control Periods Register */
|
|
|
|
+#define DMAC1_TC_CNT 0xFFC01B10 /* DMA Controller 1 Traffic Control Current Counts Register */
|
|
|
|
+
|
|
|
|
+
|
|
|
|
+
|
|
|
|
+/* DMA Controller 1 (0xFFC01C00 - 0xFFC01FFF) */
|
|
|
|
+#define DMA8_NEXT_DESC_PTR 0xFFC01C00 /* DMA Channel 8 Next Descriptor Pointer Register */
|
|
|
|
+#define DMA8_START_ADDR 0xFFC01C04 /* DMA Channel 8 Start Address Register */
|
|
|
|
+#define DMA8_CONFIG 0xFFC01C08 /* DMA Channel 8 Configuration Register */
|
|
|
|
+#define DMA8_X_COUNT 0xFFC01C10 /* DMA Channel 8 X Count Register */
|
|
|
|
+#define DMA8_X_MODIFY 0xFFC01C14 /* DMA Channel 8 X Modify Register */
|
|
|
|
+#define DMA8_Y_COUNT 0xFFC01C18 /* DMA Channel 8 Y Count Register */
|
|
|
|
+#define DMA8_Y_MODIFY 0xFFC01C1C /* DMA Channel 8 Y Modify Register */
|
|
|
|
+#define DMA8_CURR_DESC_PTR 0xFFC01C20 /* DMA Channel 8 Current Descriptor Pointer Register */
|