|
@@ -157,3 +157,178 @@ unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer);
|
|
int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value);
|
|
int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value);
|
|
|
|
|
|
int omap_dm_timers_active(void);
|
|
int omap_dm_timers_active(void);
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * Do not use the defines below, they are not needed. They should be only
|
|
|
|
+ * used by dmtimer.c and sys_timer related code.
|
|
|
|
+ */
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * The interrupt registers are different between v1 and v2 ip.
|
|
|
|
+ * These registers are offsets from timer->iobase.
|
|
|
|
+ */
|
|
|
|
+#define OMAP_TIMER_ID_OFFSET 0x00
|
|
|
|
+#define OMAP_TIMER_OCP_CFG_OFFSET 0x10
|
|
|
|
+
|
|
|
|
+#define OMAP_TIMER_V1_SYS_STAT_OFFSET 0x14
|
|
|
|
+#define OMAP_TIMER_V1_STAT_OFFSET 0x18
|
|
|
|
+#define OMAP_TIMER_V1_INT_EN_OFFSET 0x1c
|
|
|
|
+
|
|
|
|
+#define OMAP_TIMER_V2_IRQSTATUS_RAW 0x24
|
|
|
|
+#define OMAP_TIMER_V2_IRQSTATUS 0x28
|
|
|
|
+#define OMAP_TIMER_V2_IRQENABLE_SET 0x2c
|
|
|
|
+#define OMAP_TIMER_V2_IRQENABLE_CLR 0x30
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * The functional registers have a different base on v1 and v2 ip.
|
|
|
|
+ * These registers are offsets from timer->func_base. The func_base
|
|
|
|
+ * is samae as io_base for v1 and io_base + 0x14 for v2 ip.
|
|
|
|
+ *
|
|
|
|
+ */
|
|
|
|
+#define OMAP_TIMER_V2_FUNC_OFFSET 0x14
|
|
|
|
+
|
|
|
|
+#define _OMAP_TIMER_WAKEUP_EN_OFFSET 0x20
|
|
|
|
+#define _OMAP_TIMER_CTRL_OFFSET 0x24
|
|
|
|
+#define OMAP_TIMER_CTRL_GPOCFG (1 << 14)
|
|
|
|
+#define OMAP_TIMER_CTRL_CAPTMODE (1 << 13)
|
|
|
|
+#define OMAP_TIMER_CTRL_PT (1 << 12)
|
|
|
|
+#define OMAP_TIMER_CTRL_TCM_LOWTOHIGH (0x1 << 8)
|
|
|
|
+#define OMAP_TIMER_CTRL_TCM_HIGHTOLOW (0x2 << 8)
|
|
|
|
+#define OMAP_TIMER_CTRL_TCM_BOTHEDGES (0x3 << 8)
|
|
|
|
+#define OMAP_TIMER_CTRL_SCPWM (1 << 7)
|
|
|
|
+#define OMAP_TIMER_CTRL_CE (1 << 6) /* compare enable */
|
|
|
|
+#define OMAP_TIMER_CTRL_PRE (1 << 5) /* prescaler enable */
|
|
|
|
+#define OMAP_TIMER_CTRL_PTV_SHIFT 2 /* prescaler value shift */
|
|
|
|
+#define OMAP_TIMER_CTRL_POSTED (1 << 2)
|
|
|
|
+#define OMAP_TIMER_CTRL_AR (1 << 1) /* auto-reload enable */
|
|
|
|
+#define OMAP_TIMER_CTRL_ST (1 << 0) /* start timer */
|
|
|
|
+#define _OMAP_TIMER_COUNTER_OFFSET 0x28
|
|
|
|
+#define _OMAP_TIMER_LOAD_OFFSET 0x2c
|
|
|
|
+#define _OMAP_TIMER_TRIGGER_OFFSET 0x30
|
|
|
|
+#define _OMAP_TIMER_WRITE_PEND_OFFSET 0x34
|
|
|
|
+#define WP_NONE 0 /* no write pending bit */
|
|
|
|
+#define WP_TCLR (1 << 0)
|
|
|
|
+#define WP_TCRR (1 << 1)
|
|
|
|
+#define WP_TLDR (1 << 2)
|
|
|
|
+#define WP_TTGR (1 << 3)
|
|
|
|
+#define WP_TMAR (1 << 4)
|
|
|
|
+#define WP_TPIR (1 << 5)
|
|
|
|
+#define WP_TNIR (1 << 6)
|
|
|
|
+#define WP_TCVR (1 << 7)
|
|
|
|
+#define WP_TOCR (1 << 8)
|
|
|
|
+#define WP_TOWR (1 << 9)
|
|
|
|
+#define _OMAP_TIMER_MATCH_OFFSET 0x38
|
|
|
|
+#define _OMAP_TIMER_CAPTURE_OFFSET 0x3c
|
|
|
|
+#define _OMAP_TIMER_IF_CTRL_OFFSET 0x40
|
|
|
|
+#define _OMAP_TIMER_CAPTURE2_OFFSET 0x44 /* TCAR2, 34xx only */
|
|
|
|
+#define _OMAP_TIMER_TICK_POS_OFFSET 0x48 /* TPIR, 34xx only */
|
|
|
|
+#define _OMAP_TIMER_TICK_NEG_OFFSET 0x4c /* TNIR, 34xx only */
|
|
|
|
+#define _OMAP_TIMER_TICK_COUNT_OFFSET 0x50 /* TCVR, 34xx only */
|
|
|
|
+#define _OMAP_TIMER_TICK_INT_MASK_SET_OFFSET 0x54 /* TOCR, 34xx only */
|
|
|
|
+#define _OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET 0x58 /* TOWR, 34xx only */
|
|
|
|
+
|
|
|
|
+/* register offsets with the write pending bit encoded */
|
|
|
|
+#define WPSHIFT 16
|
|
|
|
+
|
|
|
|
+#define OMAP_TIMER_WAKEUP_EN_REG (_OMAP_TIMER_WAKEUP_EN_OFFSET \
|
|
|
|
+ | (WP_NONE << WPSHIFT))
|
|
|
|
+
|
|
|
|
+#define OMAP_TIMER_CTRL_REG (_OMAP_TIMER_CTRL_OFFSET \
|
|
|
|
+ | (WP_TCLR << WPSHIFT))
|
|
|
|
+
|
|
|
|
+#define OMAP_TIMER_COUNTER_REG (_OMAP_TIMER_COUNTER_OFFSET \
|
|
|
|
+ | (WP_TCRR << WPSHIFT))
|
|
|
|
+
|
|
|
|
+#define OMAP_TIMER_LOAD_REG (_OMAP_TIMER_LOAD_OFFSET \
|
|
|
|
+ | (WP_TLDR << WPSHIFT))
|
|
|
|
+
|
|
|
|
+#define OMAP_TIMER_TRIGGER_REG (_OMAP_TIMER_TRIGGER_OFFSET \
|
|
|
|
+ | (WP_TTGR << WPSHIFT))
|
|
|
|
+
|
|
|
|
+#define OMAP_TIMER_WRITE_PEND_REG (_OMAP_TIMER_WRITE_PEND_OFFSET \
|
|
|
|
+ | (WP_NONE << WPSHIFT))
|
|
|
|
+
|
|
|
|
+#define OMAP_TIMER_MATCH_REG (_OMAP_TIMER_MATCH_OFFSET \
|
|
|
|
+ | (WP_TMAR << WPSHIFT))
|
|
|
|
+
|
|
|
|
+#define OMAP_TIMER_CAPTURE_REG (_OMAP_TIMER_CAPTURE_OFFSET \
|
|
|
|
+ | (WP_NONE << WPSHIFT))
|
|
|
|
+
|
|
|
|
+#define OMAP_TIMER_IF_CTRL_REG (_OMAP_TIMER_IF_CTRL_OFFSET \
|
|
|
|
+ | (WP_NONE << WPSHIFT))
|
|
|
|
+
|
|
|
|
+#define OMAP_TIMER_CAPTURE2_REG (_OMAP_TIMER_CAPTURE2_OFFSET \
|
|
|
|
+ | (WP_NONE << WPSHIFT))
|
|
|
|
+
|
|
|
|
+#define OMAP_TIMER_TICK_POS_REG (_OMAP_TIMER_TICK_POS_OFFSET \
|
|
|
|
+ | (WP_TPIR << WPSHIFT))
|
|
|
|
+
|
|
|
|
+#define OMAP_TIMER_TICK_NEG_REG (_OMAP_TIMER_TICK_NEG_OFFSET \
|
|
|
|
+ | (WP_TNIR << WPSHIFT))
|
|
|
|
+
|
|
|
|
+#define OMAP_TIMER_TICK_COUNT_REG (_OMAP_TIMER_TICK_COUNT_OFFSET \
|
|
|
|
+ | (WP_TCVR << WPSHIFT))
|
|
|
|
+
|
|
|
|
+#define OMAP_TIMER_TICK_INT_MASK_SET_REG \
|
|
|
|
+ (_OMAP_TIMER_TICK_INT_MASK_SET_OFFSET | (WP_TOCR << WPSHIFT))
|
|
|
|
+
|
|
|
|
+#define OMAP_TIMER_TICK_INT_MASK_COUNT_REG \
|
|
|
|
+ (_OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET | (WP_TOWR << WPSHIFT))
|
|
|
|
+
|
|
|
|
+static inline u32 __omap_dm_timer_read(struct omap_dm_timer *timer, u32 reg,
|
|
|
|
+ int posted)
|
|
|
|
+{
|
|
|
|
+ if (posted)
|
|
|
|
+ while (__raw_readl(timer->pend) & (reg >> WPSHIFT))
|
|
|
|
+ cpu_relax();
|
|
|
|
+
|
|
|
|
+ return __raw_readl(timer->func_base + (reg & 0xff));
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+static inline void __omap_dm_timer_write(struct omap_dm_timer *timer,
|
|
|
|
+ u32 reg, u32 val, int posted)
|
|
|
|
+{
|
|
|
|
+ if (posted)
|
|
|
|
+ while (__raw_readl(timer->pend) & (reg >> WPSHIFT))
|
|
|
|
+ cpu_relax();
|
|
|
|
+
|
|
|
|
+ __raw_writel(val, timer->func_base + (reg & 0xff));
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+static inline void __omap_dm_timer_init_regs(struct omap_dm_timer *timer)
|
|
|
|
+{
|
|
|
|
+ u32 tidr;
|
|
|
|
+
|
|
|
|
+ /* Assume v1 ip if bits [31:16] are zero */
|
|
|
|
+ tidr = __raw_readl(timer->io_base);
|
|
|
|
+ if (!(tidr >> 16)) {
|
|
|
|
+ timer->revision = 1;
|
|
|
|
+ timer->irq_stat = timer->io_base + OMAP_TIMER_V1_STAT_OFFSET;
|
|
|
|
+ timer->irq_ena = timer->io_base + OMAP_TIMER_V1_INT_EN_OFFSET;
|
|
|
|
+ timer->irq_dis = timer->io_base + OMAP_TIMER_V1_INT_EN_OFFSET;
|
|
|
|
+ timer->pend = timer->io_base + _OMAP_TIMER_WRITE_PEND_OFFSET;
|
|
|
|
+ timer->func_base = timer->io_base;
|
|
|
|
+ } else {
|
|
|
|
+ timer->revision = 2;
|
|
|
|
+ timer->irq_stat = timer->io_base + OMAP_TIMER_V2_IRQSTATUS;
|
|
|
|
+ timer->irq_ena = timer->io_base + OMAP_TIMER_V2_IRQENABLE_SET;
|
|
|
|
+ timer->irq_dis = timer->io_base + OMAP_TIMER_V2_IRQENABLE_CLR;
|
|
|
|
+ timer->pend = timer->io_base +
|
|
|
|
+ _OMAP_TIMER_WRITE_PEND_OFFSET +
|
|
|
|
+ OMAP_TIMER_V2_FUNC_OFFSET;
|
|
|
|
+ timer->func_base = timer->io_base + OMAP_TIMER_V2_FUNC_OFFSET;
|
|
|
|
+ }
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * __omap_dm_timer_enable_posted - enables write posted mode
|
|
|
|
+ * @timer: pointer to timer instance handle
|
|
|
|
+ *
|
|
|
|
+ * Enables the write posted mode for the timer. When posted mode is enabled
|
|
|
|
+ * writes to certain timer registers are immediately acknowledged by the
|
|
|
|
+ * internal bus and hence prevents stalling the CPU waiting for the write to
|
|
|
|
+ * complete. Enabling this feature can improve performance for writing to the
|
|
|
|
+ * timer registers.
|
|
|
|
+ */
|
|
|
|
+static inline void __omap_dm_timer_enable_posted(struct omap_dm_timer *timer)
|
|
|
|
+{
|