|
@@ -1192,3 +1192,144 @@ const struct coh_dma_channel chan_config[U300_DMA_CHANNELS] = {
|
|
|
.param.ctrl_lli = 0 |
|
|
|
COH901318_CX_CTRL_TC_ENABLE |
|
|
|
COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
|
|
|
+ COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
|
|
|
+ COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
|
|
|
+ COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
|
|
|
+ COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
|
|
|
+ COH901318_CX_CTRL_MASTER_MODE_M1RW |
|
|
|
+ COH901318_CX_CTRL_TCP_ENABLE |
|
|
|
+ COH901318_CX_CTRL_TC_IRQ_DISABLE |
|
|
|
+ COH901318_CX_CTRL_HSP_ENABLE |
|
|
|
+ COH901318_CX_CTRL_HSS_DISABLE |
|
|
|
+ COH901318_CX_CTRL_DDMA_LEGACY |
|
|
|
+ COH901318_CX_CTRL_PRDD_DEST,
|
|
|
+ .param.ctrl_lli_last = 0 |
|
|
|
+ COH901318_CX_CTRL_TC_ENABLE |
|
|
|
+ COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
|
|
|
+ COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
|
|
|
+ COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
|
|
|
+ COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
|
|
|
+ COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
|
|
|
+ COH901318_CX_CTRL_MASTER_MODE_M1RW |
|
|
|
+ COH901318_CX_CTRL_TCP_ENABLE |
|
|
|
+ COH901318_CX_CTRL_TC_IRQ_ENABLE |
|
|
|
+ COH901318_CX_CTRL_HSP_ENABLE |
|
|
|
+ COH901318_CX_CTRL_HSS_DISABLE |
|
|
|
+ COH901318_CX_CTRL_DDMA_LEGACY |
|
|
|
+ COH901318_CX_CTRL_PRDD_DEST,
|
|
|
+ },
|
|
|
+ {
|
|
|
+ .number = U300_DMA_XGAM_CDI,
|
|
|
+ .name = "XGAM CDI",
|
|
|
+ .priority_high = 0,
|
|
|
+ },
|
|
|
+ {
|
|
|
+ .number = U300_DMA_XGAM_PDI,
|
|
|
+ .name = "XGAM PDI",
|
|
|
+ .priority_high = 0,
|
|
|
+ },
|
|
|
+ /*
|
|
|
+ * Don't set up device address, burst count or size of src
|
|
|
+ * or dst bus for this peripheral - handled by PrimeCell
|
|
|
+ * DMA extension.
|
|
|
+ */
|
|
|
+ {
|
|
|
+ .number = U300_DMA_SPI_TX,
|
|
|
+ .name = "SPI TX",
|
|
|
+ .priority_high = 0,
|
|
|
+ .param.config = COH901318_CX_CFG_CH_DISABLE |
|
|
|
+ COH901318_CX_CFG_LCR_DISABLE |
|
|
|
+ COH901318_CX_CFG_TC_IRQ_ENABLE |
|
|
|
+ COH901318_CX_CFG_BE_IRQ_ENABLE,
|
|
|
+ .param.ctrl_lli_chained = 0 |
|
|
|
+ COH901318_CX_CTRL_TC_ENABLE |
|
|
|
+ COH901318_CX_CTRL_MASTER_MODE_M1RW |
|
|
|
+ COH901318_CX_CTRL_TCP_DISABLE |
|
|
|
+ COH901318_CX_CTRL_TC_IRQ_DISABLE |
|
|
|
+ COH901318_CX_CTRL_HSP_ENABLE |
|
|
|
+ COH901318_CX_CTRL_HSS_DISABLE |
|
|
|
+ COH901318_CX_CTRL_DDMA_LEGACY,
|
|
|
+ .param.ctrl_lli = 0 |
|
|
|
+ COH901318_CX_CTRL_TC_ENABLE |
|
|
|
+ COH901318_CX_CTRL_MASTER_MODE_M1RW |
|
|
|
+ COH901318_CX_CTRL_TCP_DISABLE |
|
|
|
+ COH901318_CX_CTRL_TC_IRQ_ENABLE |
|
|
|
+ COH901318_CX_CTRL_HSP_ENABLE |
|
|
|
+ COH901318_CX_CTRL_HSS_DISABLE |
|
|
|
+ COH901318_CX_CTRL_DDMA_LEGACY,
|
|
|
+ .param.ctrl_lli_last = 0 |
|
|
|
+ COH901318_CX_CTRL_TC_ENABLE |
|
|
|
+ COH901318_CX_CTRL_MASTER_MODE_M1RW |
|
|
|
+ COH901318_CX_CTRL_TCP_DISABLE |
|
|
|
+ COH901318_CX_CTRL_TC_IRQ_ENABLE |
|
|
|
+ COH901318_CX_CTRL_HSP_ENABLE |
|
|
|
+ COH901318_CX_CTRL_HSS_DISABLE |
|
|
|
+ COH901318_CX_CTRL_DDMA_LEGACY,
|
|
|
+ },
|
|
|
+ {
|
|
|
+ .number = U300_DMA_SPI_RX,
|
|
|
+ .name = "SPI RX",
|
|
|
+ .priority_high = 0,
|
|
|
+ .param.config = COH901318_CX_CFG_CH_DISABLE |
|
|
|
+ COH901318_CX_CFG_LCR_DISABLE |
|
|
|
+ COH901318_CX_CFG_TC_IRQ_ENABLE |
|
|
|
+ COH901318_CX_CFG_BE_IRQ_ENABLE,
|
|
|
+ .param.ctrl_lli_chained = 0 |
|
|
|
+ COH901318_CX_CTRL_TC_ENABLE |
|
|
|
+ COH901318_CX_CTRL_MASTER_MODE_M1RW |
|
|
|
+ COH901318_CX_CTRL_TCP_DISABLE |
|
|
|
+ COH901318_CX_CTRL_TC_IRQ_DISABLE |
|
|
|
+ COH901318_CX_CTRL_HSP_ENABLE |
|
|
|
+ COH901318_CX_CTRL_HSS_DISABLE |
|
|
|
+ COH901318_CX_CTRL_DDMA_LEGACY,
|
|
|
+ .param.ctrl_lli = 0 |
|
|
|
+ COH901318_CX_CTRL_TC_ENABLE |
|
|
|
+ COH901318_CX_CTRL_MASTER_MODE_M1RW |
|
|
|
+ COH901318_CX_CTRL_TCP_DISABLE |
|
|
|
+ COH901318_CX_CTRL_TC_IRQ_ENABLE |
|
|
|
+ COH901318_CX_CTRL_HSP_ENABLE |
|
|
|
+ COH901318_CX_CTRL_HSS_DISABLE |
|
|
|
+ COH901318_CX_CTRL_DDMA_LEGACY,
|
|
|
+ .param.ctrl_lli_last = 0 |
|
|
|
+ COH901318_CX_CTRL_TC_ENABLE |
|
|
|
+ COH901318_CX_CTRL_MASTER_MODE_M1RW |
|
|
|
+ COH901318_CX_CTRL_TCP_DISABLE |
|
|
|
+ COH901318_CX_CTRL_TC_IRQ_ENABLE |
|
|
|
+ COH901318_CX_CTRL_HSP_ENABLE |
|
|
|
+ COH901318_CX_CTRL_HSS_DISABLE |
|
|
|
+ COH901318_CX_CTRL_DDMA_LEGACY,
|
|
|
+
|
|
|
+ },
|
|
|
+ {
|
|
|
+ .number = U300_DMA_GENERAL_PURPOSE_0,
|
|
|
+ .name = "GENERAL 00",
|
|
|
+ .priority_high = 0,
|
|
|
+
|
|
|
+ .param.config = flags_memcpy_config,
|
|
|
+ .param.ctrl_lli_chained = flags_memcpy_lli_chained,
|
|
|
+ .param.ctrl_lli = flags_memcpy_lli,
|
|
|
+ .param.ctrl_lli_last = flags_memcpy_lli_last,
|
|
|
+ },
|
|
|
+ {
|
|
|
+ .number = U300_DMA_GENERAL_PURPOSE_1,
|
|
|
+ .name = "GENERAL 01",
|
|
|
+ .priority_high = 0,
|
|
|
+
|
|
|
+ .param.config = flags_memcpy_config,
|
|
|
+ .param.ctrl_lli_chained = flags_memcpy_lli_chained,
|
|
|
+ .param.ctrl_lli = flags_memcpy_lli,
|
|
|
+ .param.ctrl_lli_last = flags_memcpy_lli_last,
|
|
|
+ },
|
|
|
+ {
|
|
|
+ .number = U300_DMA_GENERAL_PURPOSE_2,
|
|
|
+ .name = "GENERAL 02",
|
|
|
+ .priority_high = 0,
|
|
|
+
|
|
|
+ .param.config = flags_memcpy_config,
|
|
|
+ .param.ctrl_lli_chained = flags_memcpy_lli_chained,
|
|
|
+ .param.ctrl_lli = flags_memcpy_lli,
|
|
|
+ .param.ctrl_lli_last = flags_memcpy_lli_last,
|
|
|
+ },
|
|
|
+ {
|
|
|
+ .number = U300_DMA_GENERAL_PURPOSE_3,
|
|
|
+ .name = "GENERAL 03",
|