|
@@ -418,3 +418,124 @@ enum {
|
|
|
|
|
|
MEMC_A1_MARK, /* MSEL4CR_6_1 */
|
|
|
MEMC_DREQ0_MARK,
|
|
|
+ MEMC_DREQ1_MARK,
|
|
|
+ MEMC_A0_MARK,
|
|
|
+
|
|
|
+ /* MMC */
|
|
|
+ MMC0_D0_PORT68_MARK, MMC0_D1_PORT69_MARK, MMC0_D2_PORT70_MARK,
|
|
|
+ MMC0_D3_PORT71_MARK, MMC0_D4_PORT72_MARK, MMC0_D5_PORT73_MARK,
|
|
|
+ MMC0_D6_PORT74_MARK, MMC0_D7_PORT75_MARK, MMC0_CLK_PORT66_MARK,
|
|
|
+ MMC0_CMD_PORT67_MARK, /* MSEL4CR_15_0 */
|
|
|
+
|
|
|
+ MMC1_D0_PORT149_MARK, MMC1_D1_PORT148_MARK, MMC1_D2_PORT147_MARK,
|
|
|
+ MMC1_D3_PORT146_MARK, MMC1_D4_PORT145_MARK, MMC1_D5_PORT144_MARK,
|
|
|
+ MMC1_D6_PORT143_MARK, MMC1_D7_PORT142_MARK, MMC1_CLK_PORT103_MARK,
|
|
|
+ MMC1_CMD_PORT104_MARK, /* MSEL4CR_15_1 */
|
|
|
+
|
|
|
+ /* MSIOF0 */
|
|
|
+ MSIOF0_SS1_MARK, MSIOF0_SS2_MARK, MSIOF0_RXD_MARK,
|
|
|
+ MSIOF0_TXD_MARK, MSIOF0_MCK0_MARK, MSIOF0_MCK1_MARK,
|
|
|
+ MSIOF0_RSYNC_MARK, MSIOF0_RSCK_MARK, MSIOF0_TSCK_MARK,
|
|
|
+ MSIOF0_TSYNC_MARK,
|
|
|
+
|
|
|
+ /* MSIOF1 */
|
|
|
+ MSIOF1_RSCK_MARK, MSIOF1_RSYNC_MARK,
|
|
|
+ MSIOF1_MCK0_MARK, MSIOF1_MCK1_MARK,
|
|
|
+
|
|
|
+ MSIOF1_SS2_PORT116_MARK, MSIOF1_SS1_PORT117_MARK,
|
|
|
+ MSIOF1_RXD_PORT118_MARK, MSIOF1_TXD_PORT119_MARK,
|
|
|
+ MSIOF1_TSYNC_PORT120_MARK,
|
|
|
+ MSIOF1_TSCK_PORT121_MARK, /* MSEL4CR_10_0 */
|
|
|
+
|
|
|
+ MSIOF1_SS1_PORT67_MARK, MSIOF1_TSCK_PORT72_MARK,
|
|
|
+ MSIOF1_TSYNC_PORT73_MARK, MSIOF1_TXD_PORT74_MARK,
|
|
|
+ MSIOF1_RXD_PORT75_MARK,
|
|
|
+ MSIOF1_SS2_PORT202_MARK, /* MSEL4CR_10_1 */
|
|
|
+
|
|
|
+ /* GPIO */
|
|
|
+ GPO0_MARK, GPI0_MARK, GPO1_MARK, GPI1_MARK,
|
|
|
+
|
|
|
+ /* USB0 */
|
|
|
+ USB0_OCI_MARK, USB0_PPON_MARK, VBUS_MARK,
|
|
|
+
|
|
|
+ /* USB1 */
|
|
|
+ USB1_OCI_MARK, USB1_PPON_MARK,
|
|
|
+
|
|
|
+ /* BBIF1 */
|
|
|
+ BBIF1_RXD_MARK, BBIF1_TXD_MARK, BBIF1_TSYNC_MARK,
|
|
|
+ BBIF1_TSCK_MARK, BBIF1_RSCK_MARK, BBIF1_RSYNC_MARK,
|
|
|
+ BBIF1_FLOW_MARK, BBIF1_RX_FLOW_N_MARK,
|
|
|
+
|
|
|
+ /* BBIF2 */
|
|
|
+ BBIF2_TXD2_PORT5_MARK, /* MSEL5CR_0_0 */
|
|
|
+ BBIF2_RXD2_PORT60_MARK,
|
|
|
+ BBIF2_TSYNC2_PORT6_MARK,
|
|
|
+ BBIF2_TSCK2_PORT59_MARK,
|
|
|
+
|
|
|
+ BBIF2_RXD2_PORT90_MARK, /* MSEL5CR_0_1 */
|
|
|
+ BBIF2_TXD2_PORT183_MARK,
|
|
|
+ BBIF2_TSCK2_PORT89_MARK,
|
|
|
+ BBIF2_TSYNC2_PORT184_MARK,
|
|
|
+
|
|
|
+ /* BSC / FLCTL / PCMCIA */
|
|
|
+ CS0_MARK, CS2_MARK, CS4_MARK,
|
|
|
+ CS5B_MARK, CS6A_MARK,
|
|
|
+ CS5A_PORT105_MARK, /* CS5A PORT 19/105 */
|
|
|
+ CS5A_PORT19_MARK,
|
|
|
+ IOIS16_MARK, /* ? */
|
|
|
+
|
|
|
+ A0_MARK, A1_MARK, A2_MARK, A3_MARK,
|
|
|
+ A4_FOE_MARK, /* share with FLCTL */
|
|
|
+ A5_FCDE_MARK, /* share with FLCTL */
|
|
|
+ A6_MARK, A7_MARK, A8_MARK, A9_MARK,
|
|
|
+ A10_MARK, A11_MARK, A12_MARK, A13_MARK,
|
|
|
+ A14_MARK, A15_MARK, A16_MARK, A17_MARK,
|
|
|
+ A18_MARK, A19_MARK, A20_MARK, A21_MARK,
|
|
|
+ A22_MARK, A23_MARK, A24_MARK, A25_MARK,
|
|
|
+ A26_MARK,
|
|
|
+
|
|
|
+ D0_NAF0_MARK, D1_NAF1_MARK, D2_NAF2_MARK, /* share with FLCTL */
|
|
|
+ D3_NAF3_MARK, D4_NAF4_MARK, D5_NAF5_MARK, /* share with FLCTL */
|
|
|
+ D6_NAF6_MARK, D7_NAF7_MARK, D8_NAF8_MARK, /* share with FLCTL */
|
|
|
+ D9_NAF9_MARK, D10_NAF10_MARK, D11_NAF11_MARK, /* share with FLCTL */
|
|
|
+ D12_NAF12_MARK, D13_NAF13_MARK, D14_NAF14_MARK, /* share with FLCTL */
|
|
|
+ D15_NAF15_MARK, /* share with FLCTL */
|
|
|
+ D16_MARK, D17_MARK, D18_MARK, D19_MARK,
|
|
|
+ D20_MARK, D21_MARK, D22_MARK, D23_MARK,
|
|
|
+ D24_MARK, D25_MARK, D26_MARK, D27_MARK,
|
|
|
+ D28_MARK, D29_MARK, D30_MARK, D31_MARK,
|
|
|
+
|
|
|
+ WE0_FWE_MARK, /* share with FLCTL */
|
|
|
+ WE1_MARK,
|
|
|
+ WE2_ICIORD_MARK, /* share with PCMCIA */
|
|
|
+ WE3_ICIOWR_MARK, /* share with PCMCIA */
|
|
|
+ CKO_MARK, BS_MARK, RDWR_MARK,
|
|
|
+ RD_FSC_MARK, /* share with FLCTL */
|
|
|
+ WAIT_PORT177_MARK, /* WAIT Port 90/177 */
|
|
|
+ WAIT_PORT90_MARK,
|
|
|
+
|
|
|
+ FCE0_MARK, FCE1_MARK, FRB_MARK, /* FLCTL */
|
|
|
+
|
|
|
+ /* IRDA */
|
|
|
+ IRDA_FIRSEL_MARK, IRDA_IN_MARK, IRDA_OUT_MARK,
|
|
|
+
|
|
|
+ /* ATAPI */
|
|
|
+ IDE_D0_MARK, IDE_D1_MARK, IDE_D2_MARK, IDE_D3_MARK,
|
|
|
+ IDE_D4_MARK, IDE_D5_MARK, IDE_D6_MARK, IDE_D7_MARK,
|
|
|
+ IDE_D8_MARK, IDE_D9_MARK, IDE_D10_MARK, IDE_D11_MARK,
|
|
|
+ IDE_D12_MARK, IDE_D13_MARK, IDE_D14_MARK, IDE_D15_MARK,
|
|
|
+ IDE_A0_MARK, IDE_A1_MARK, IDE_A2_MARK, IDE_CS0_MARK,
|
|
|
+ IDE_CS1_MARK, IDE_IOWR_MARK, IDE_IORD_MARK, IDE_IORDY_MARK,
|
|
|
+ IDE_INT_MARK, IDE_RST_MARK, IDE_DIRECTION_MARK,
|
|
|
+ IDE_EXBUF_ENB_MARK, IDE_IODACK_MARK, IDE_IODREQ_MARK,
|
|
|
+
|
|
|
+ /* RMII */
|
|
|
+ RMII_CRS_DV_MARK, RMII_RX_ER_MARK, RMII_RXD0_MARK,
|
|
|
+ RMII_RXD1_MARK, RMII_TX_EN_MARK, RMII_TXD0_MARK,
|
|
|
+ RMII_MDC_MARK, RMII_TXD1_MARK, RMII_MDIO_MARK,
|
|
|
+ RMII_REF50CK_MARK, /* for RMII */
|
|
|
+ RMII_REF125CK_MARK, /* for GMII */
|
|
|
+
|
|
|
+ /* GEther */
|
|
|
+ ET_TX_CLK_MARK, ET_TX_EN_MARK, ET_ETXD0_MARK, ET_ETXD1_MARK,
|
|
|
+ ET_ETXD2_MARK, ET_ETXD3_MARK,
|