|  | @@ -76,3 +76,57 @@
 | 
	
		
			
				|  |  |  #define OMAP4430_CM_DIV_M4_DPLL_CORE			OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x0038)
 | 
	
		
			
				|  |  |  #define OMAP4_CM_DIV_M5_DPLL_CORE_OFFSET		0x003c
 | 
	
		
			
				|  |  |  #define OMAP4430_CM_DIV_M5_DPLL_CORE			OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x003c)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_DIV_M6_DPLL_CORE_OFFSET		0x0040
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_DIV_M6_DPLL_CORE			OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x0040)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_DIV_M7_DPLL_CORE_OFFSET		0x0044
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_DIV_M7_DPLL_CORE			OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x0044)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_SSC_DELTAMSTEP_DPLL_CORE_OFFSET	0x0048
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_SSC_DELTAMSTEP_DPLL_CORE		OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x0048)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_SSC_MODFREQDIV_DPLL_CORE_OFFSET	0x004c
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_SSC_MODFREQDIV_DPLL_CORE		OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x004c)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_EMU_OVERRIDE_DPLL_CORE_OFFSET		0x0050
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_EMU_OVERRIDE_DPLL_CORE		OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x0050)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_CLKMODE_DPLL_MPU_OFFSET		0x0060
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_CLKMODE_DPLL_MPU			OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x0060)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_IDLEST_DPLL_MPU_OFFSET			0x0064
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_IDLEST_DPLL_MPU			OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x0064)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_AUTOIDLE_DPLL_MPU_OFFSET		0x0068
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_AUTOIDLE_DPLL_MPU			OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x0068)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_CLKSEL_DPLL_MPU_OFFSET			0x006c
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_CLKSEL_DPLL_MPU			OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x006c)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_DIV_M2_DPLL_MPU_OFFSET			0x0070
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_DIV_M2_DPLL_MPU			OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x0070)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_SSC_DELTAMSTEP_DPLL_MPU_OFFSET		0x0088
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_SSC_DELTAMSTEP_DPLL_MPU		OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x0088)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_SSC_MODFREQDIV_DPLL_MPU_OFFSET		0x008c
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_SSC_MODFREQDIV_DPLL_MPU		OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x008c)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_BYPCLK_DPLL_MPU_OFFSET			0x009c
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_BYPCLK_DPLL_MPU			OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x009c)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_CLKMODE_DPLL_IVA_OFFSET		0x00a0
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_CLKMODE_DPLL_IVA			OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x00a0)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_IDLEST_DPLL_IVA_OFFSET			0x00a4
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_IDLEST_DPLL_IVA			OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x00a4)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_AUTOIDLE_DPLL_IVA_OFFSET		0x00a8
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_AUTOIDLE_DPLL_IVA			OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x00a8)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_CLKSEL_DPLL_IVA_OFFSET			0x00ac
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_CLKSEL_DPLL_IVA			OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x00ac)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_DIV_M4_DPLL_IVA_OFFSET			0x00b8
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_DIV_M4_DPLL_IVA			OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x00b8)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_DIV_M5_DPLL_IVA_OFFSET			0x00bc
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_DIV_M5_DPLL_IVA			OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x00bc)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_SSC_DELTAMSTEP_DPLL_IVA_OFFSET		0x00c8
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_SSC_DELTAMSTEP_DPLL_IVA		OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x00c8)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_SSC_MODFREQDIV_DPLL_IVA_OFFSET		0x00cc
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_SSC_MODFREQDIV_DPLL_IVA		OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x00cc)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_BYPCLK_DPLL_IVA_OFFSET			0x00dc
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_BYPCLK_DPLL_IVA			OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x00dc)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_CLKMODE_DPLL_ABE_OFFSET		0x00e0
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_CLKMODE_DPLL_ABE			OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x00e0)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_IDLEST_DPLL_ABE_OFFSET			0x00e4
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_IDLEST_DPLL_ABE			OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x00e4)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_AUTOIDLE_DPLL_ABE_OFFSET		0x00e8
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_AUTOIDLE_DPLL_ABE			OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x00e8)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_CLKSEL_DPLL_ABE_OFFSET			0x00ec
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_CLKSEL_DPLL_ABE			OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x00ec)
 | 
	
		
			
				|  |  | +#define OMAP4_CM_DIV_M2_DPLL_ABE_OFFSET			0x00f0
 | 
	
		
			
				|  |  | +#define OMAP4430_CM_DIV_M2_DPLL_ABE			OMAP44XX_CM1_REGADDR(OMAP4430_CM1_CKGEN_INST, 0x00f0)
 |