|
@@ -214,3 +214,108 @@ static inline u32 omap_cs3_phys(void)
|
|
#endif
|
|
#endif
|
|
|
|
|
|
/*
|
|
/*
|
|
|
|
+ * ----------------------------------------------------------------------------
|
|
|
|
+ * System control registers
|
|
|
|
+ * ----------------------------------------------------------------------------
|
|
|
|
+ */
|
|
|
|
+#define MOD_CONF_CTRL_0 0xfffe1080
|
|
|
|
+#define MOD_CONF_CTRL_1 0xfffe1110
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * ----------------------------------------------------------------------------
|
|
|
|
+ * Pin multiplexing registers
|
|
|
|
+ * ----------------------------------------------------------------------------
|
|
|
|
+ */
|
|
|
|
+#define FUNC_MUX_CTRL_0 0xfffe1000
|
|
|
|
+#define FUNC_MUX_CTRL_1 0xfffe1004
|
|
|
|
+#define FUNC_MUX_CTRL_2 0xfffe1008
|
|
|
|
+#define COMP_MODE_CTRL_0 0xfffe100c
|
|
|
|
+#define FUNC_MUX_CTRL_3 0xfffe1010
|
|
|
|
+#define FUNC_MUX_CTRL_4 0xfffe1014
|
|
|
|
+#define FUNC_MUX_CTRL_5 0xfffe1018
|
|
|
|
+#define FUNC_MUX_CTRL_6 0xfffe101C
|
|
|
|
+#define FUNC_MUX_CTRL_7 0xfffe1020
|
|
|
|
+#define FUNC_MUX_CTRL_8 0xfffe1024
|
|
|
|
+#define FUNC_MUX_CTRL_9 0xfffe1028
|
|
|
|
+#define FUNC_MUX_CTRL_A 0xfffe102C
|
|
|
|
+#define FUNC_MUX_CTRL_B 0xfffe1030
|
|
|
|
+#define FUNC_MUX_CTRL_C 0xfffe1034
|
|
|
|
+#define FUNC_MUX_CTRL_D 0xfffe1038
|
|
|
|
+#define PULL_DWN_CTRL_0 0xfffe1040
|
|
|
|
+#define PULL_DWN_CTRL_1 0xfffe1044
|
|
|
|
+#define PULL_DWN_CTRL_2 0xfffe1048
|
|
|
|
+#define PULL_DWN_CTRL_3 0xfffe104c
|
|
|
|
+#define PULL_DWN_CTRL_4 0xfffe10ac
|
|
|
|
+
|
|
|
|
+/* OMAP-1610 specific multiplexing registers */
|
|
|
|
+#define FUNC_MUX_CTRL_E 0xfffe1090
|
|
|
|
+#define FUNC_MUX_CTRL_F 0xfffe1094
|
|
|
|
+#define FUNC_MUX_CTRL_10 0xfffe1098
|
|
|
|
+#define FUNC_MUX_CTRL_11 0xfffe109c
|
|
|
|
+#define FUNC_MUX_CTRL_12 0xfffe10a0
|
|
|
|
+#define PU_PD_SEL_0 0xfffe10b4
|
|
|
|
+#define PU_PD_SEL_1 0xfffe10b8
|
|
|
|
+#define PU_PD_SEL_2 0xfffe10bc
|
|
|
|
+#define PU_PD_SEL_3 0xfffe10c0
|
|
|
|
+#define PU_PD_SEL_4 0xfffe10c4
|
|
|
|
+
|
|
|
|
+/* Timer32K for 1610 and 1710*/
|
|
|
|
+#define OMAP_TIMER32K_BASE 0xFFFBC400
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * ---------------------------------------------------------------------------
|
|
|
|
+ * TIPB bus interface
|
|
|
|
+ * ---------------------------------------------------------------------------
|
|
|
|
+ */
|
|
|
|
+#define TIPB_PUBLIC_CNTL_BASE 0xfffed300
|
|
|
|
+#define MPU_PUBLIC_TIPB_CNTL (TIPB_PUBLIC_CNTL_BASE + 0x8)
|
|
|
|
+#define TIPB_PRIVATE_CNTL_BASE 0xfffeca00
|
|
|
|
+#define MPU_PRIVATE_TIPB_CNTL (TIPB_PRIVATE_CNTL_BASE + 0x8)
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * ----------------------------------------------------------------------------
|
|
|
|
+ * MPUI interface
|
|
|
|
+ * ----------------------------------------------------------------------------
|
|
|
|
+ */
|
|
|
|
+#define MPUI_BASE (0xfffec900)
|
|
|
|
+#define MPUI_CTRL (MPUI_BASE + 0x0)
|
|
|
|
+#define MPUI_DEBUG_ADDR (MPUI_BASE + 0x4)
|
|
|
|
+#define MPUI_DEBUG_DATA (MPUI_BASE + 0x8)
|
|
|
|
+#define MPUI_DEBUG_FLAG (MPUI_BASE + 0xc)
|
|
|
|
+#define MPUI_STATUS_REG (MPUI_BASE + 0x10)
|
|
|
|
+#define MPUI_DSP_STATUS (MPUI_BASE + 0x14)
|
|
|
|
+#define MPUI_DSP_BOOT_CONFIG (MPUI_BASE + 0x18)
|
|
|
|
+#define MPUI_DSP_API_CONFIG (MPUI_BASE + 0x1c)
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * ----------------------------------------------------------------------------
|
|
|
|
+ * LED Pulse Generator
|
|
|
|
+ * ----------------------------------------------------------------------------
|
|
|
|
+ */
|
|
|
|
+#define OMAP_LPG1_BASE 0xfffbd000
|
|
|
|
+#define OMAP_LPG2_BASE 0xfffbd800
|
|
|
|
+#define OMAP_LPG1_LCR (OMAP_LPG1_BASE + 0x00)
|
|
|
|
+#define OMAP_LPG1_PMR (OMAP_LPG1_BASE + 0x04)
|
|
|
|
+#define OMAP_LPG2_LCR (OMAP_LPG2_BASE + 0x00)
|
|
|
|
+#define OMAP_LPG2_PMR (OMAP_LPG2_BASE + 0x04)
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * ----------------------------------------------------------------------------
|
|
|
|
+ * Pulse-Width Light
|
|
|
|
+ * ----------------------------------------------------------------------------
|
|
|
|
+ */
|
|
|
|
+#define OMAP_PWL_BASE 0xfffb5800
|
|
|
|
+#define OMAP_PWL_ENABLE (OMAP_PWL_BASE + 0x00)
|
|
|
|
+#define OMAP_PWL_CLK_ENABLE (OMAP_PWL_BASE + 0x04)
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * ---------------------------------------------------------------------------
|
|
|
|
+ * Processor specific defines
|
|
|
|
+ * ---------------------------------------------------------------------------
|
|
|
|
+ */
|
|
|
|
+
|
|
|
|
+#include "omap7xx.h"
|
|
|
|
+#include "omap1510.h"
|
|
|
|
+#include "omap16xx.h"
|
|
|
|
+
|
|
|
|
+#endif /* __ASM_ARCH_OMAP_HARDWARE_H */
|