|
@@ -353,3 +353,164 @@ t2_sg_map_window2(struct pci_controller *hose,
|
|
hose->sg_isa = iommu_arena_new(hose, base, length, 0);
|
|
hose->sg_isa = iommu_arena_new(hose, base, length, 0);
|
|
hose->sg_pci = NULL;
|
|
hose->sg_pci = NULL;
|
|
|
|
|
|
|
|
+ temp = (base & 0xfff00000UL) | ((base + length - 1) >> 20);
|
|
|
|
+ *(vulp)T2_WBASE2 = temp | 0xc0000UL; /* OR in ENABLE/SG bits */
|
|
|
|
+ temp = (length - 1) & 0xfff00000UL;
|
|
|
|
+ *(vulp)T2_WMASK2 = temp;
|
|
|
|
+ *(vulp)T2_TBASE2 = virt_to_phys(hose->sg_isa->ptes) >> 1;
|
|
|
|
+ mb();
|
|
|
|
+
|
|
|
|
+ t2_pci_tbi(hose, 0, -1); /* flush TLB all */
|
|
|
|
+
|
|
|
|
+#if DEBUG_PRINT_FINAL_SETTINGS
|
|
|
|
+ printk("%s: setting WBASE2=0x%lx WMASK2=0x%lx TBASE2=0x%lx\n",
|
|
|
|
+ __func__, *(vulp)T2_WBASE2, *(vulp)T2_WMASK2, *(vulp)T2_TBASE2);
|
|
|
|
+#endif
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+static void __init
|
|
|
|
+t2_save_configuration(void)
|
|
|
|
+{
|
|
|
|
+#if DEBUG_PRINT_INITIAL_SETTINGS
|
|
|
|
+ printk("%s: HAE_1 was 0x%lx\n", __func__, srm_hae); /* HW is 0 */
|
|
|
|
+ printk("%s: HAE_2 was 0x%lx\n", __func__, *(vulp)T2_HAE_2);
|
|
|
|
+ printk("%s: HAE_3 was 0x%lx\n", __func__, *(vulp)T2_HAE_3);
|
|
|
|
+ printk("%s: HAE_4 was 0x%lx\n", __func__, *(vulp)T2_HAE_4);
|
|
|
|
+ printk("%s: HBASE was 0x%lx\n", __func__, *(vulp)T2_HBASE);
|
|
|
|
+
|
|
|
|
+ printk("%s: WBASE1=0x%lx WMASK1=0x%lx TBASE1=0x%lx\n", __func__,
|
|
|
|
+ *(vulp)T2_WBASE1, *(vulp)T2_WMASK1, *(vulp)T2_TBASE1);
|
|
|
|
+ printk("%s: WBASE2=0x%lx WMASK2=0x%lx TBASE2=0x%lx\n", __func__,
|
|
|
|
+ *(vulp)T2_WBASE2, *(vulp)T2_WMASK2, *(vulp)T2_TBASE2);
|
|
|
|
+#endif
|
|
|
|
+
|
|
|
|
+ /*
|
|
|
|
+ * Save the DMA Window registers.
|
|
|
|
+ */
|
|
|
|
+ t2_saved_config.window[0].wbase = *(vulp)T2_WBASE1;
|
|
|
|
+ t2_saved_config.window[0].wmask = *(vulp)T2_WMASK1;
|
|
|
|
+ t2_saved_config.window[0].tbase = *(vulp)T2_TBASE1;
|
|
|
|
+ t2_saved_config.window[1].wbase = *(vulp)T2_WBASE2;
|
|
|
|
+ t2_saved_config.window[1].wmask = *(vulp)T2_WMASK2;
|
|
|
|
+ t2_saved_config.window[1].tbase = *(vulp)T2_TBASE2;
|
|
|
|
+
|
|
|
|
+ t2_saved_config.hae_1 = srm_hae; /* HW is already set to 0 */
|
|
|
|
+ t2_saved_config.hae_2 = *(vulp)T2_HAE_2;
|
|
|
|
+ t2_saved_config.hae_3 = *(vulp)T2_HAE_3;
|
|
|
|
+ t2_saved_config.hae_4 = *(vulp)T2_HAE_4;
|
|
|
|
+ t2_saved_config.hbase = *(vulp)T2_HBASE;
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+void __init
|
|
|
|
+t2_init_arch(void)
|
|
|
|
+{
|
|
|
|
+ struct pci_controller *hose;
|
|
|
|
+ struct resource *hae_mem;
|
|
|
|
+ unsigned long temp;
|
|
|
|
+ unsigned int i;
|
|
|
|
+
|
|
|
|
+ for (i = 0; i < NR_CPUS; i++) {
|
|
|
|
+ mcheck_expected(i) = 0;
|
|
|
|
+ mcheck_taken(i) = 0;
|
|
|
|
+ }
|
|
|
|
+ t2_mcheck_any_expected = 0;
|
|
|
|
+ t2_mcheck_last_taken = 0;
|
|
|
|
+
|
|
|
|
+ /* Enable scatter/gather TLB use. */
|
|
|
|
+ temp = *(vulp)T2_IOCSR;
|
|
|
|
+ if (!(temp & (0x1UL << 26))) {
|
|
|
|
+ printk("t2_init_arch: enabling SG TLB, IOCSR was 0x%lx\n",
|
|
|
|
+ temp);
|
|
|
|
+ *(vulp)T2_IOCSR = temp | (0x1UL << 26);
|
|
|
|
+ mb();
|
|
|
|
+ *(vulp)T2_IOCSR; /* read it back to make sure */
|
|
|
|
+ }
|
|
|
|
+
|
|
|
|
+ t2_save_configuration();
|
|
|
|
+
|
|
|
|
+ /*
|
|
|
|
+ * Create our single hose.
|
|
|
|
+ */
|
|
|
|
+ pci_isa_hose = hose = alloc_pci_controller();
|
|
|
|
+ hose->io_space = &ioport_resource;
|
|
|
|
+ hae_mem = alloc_resource();
|
|
|
|
+ hae_mem->start = 0;
|
|
|
|
+ hae_mem->end = T2_MEM_R1_MASK;
|
|
|
|
+ hae_mem->name = pci_hae0_name;
|
|
|
|
+ if (request_resource(&iomem_resource, hae_mem) < 0)
|
|
|
|
+ printk(KERN_ERR "Failed to request HAE_MEM\n");
|
|
|
|
+ hose->mem_space = hae_mem;
|
|
|
|
+ hose->index = 0;
|
|
|
|
+
|
|
|
|
+ hose->sparse_mem_base = T2_SPARSE_MEM - IDENT_ADDR;
|
|
|
|
+ hose->dense_mem_base = T2_DENSE_MEM - IDENT_ADDR;
|
|
|
|
+ hose->sparse_io_base = T2_IO - IDENT_ADDR;
|
|
|
|
+ hose->dense_io_base = 0;
|
|
|
|
+
|
|
|
|
+ /*
|
|
|
|
+ * Set up the PCI->physical memory translation windows.
|
|
|
|
+ *
|
|
|
|
+ * Window 1 is direct mapped.
|
|
|
|
+ * Window 2 is scatter/gather (for ISA).
|
|
|
|
+ */
|
|
|
|
+
|
|
|
|
+ t2_direct_map_window1(T2_DIRECTMAP_START, T2_DIRECTMAP_LENGTH);
|
|
|
|
+
|
|
|
|
+ /* Always make an ISA DMA window. */
|
|
|
|
+ t2_sg_map_window2(hose, T2_ISA_SG_START, T2_ISA_SG_LENGTH);
|
|
|
|
+
|
|
|
|
+ *(vulp)T2_HBASE = 0x0; /* Disable HOLES. */
|
|
|
|
+
|
|
|
|
+ /* Zero HAE. */
|
|
|
|
+ *(vulp)T2_HAE_1 = 0; mb(); /* Sparse MEM HAE */
|
|
|
|
+ *(vulp)T2_HAE_2 = 0; mb(); /* Sparse I/O HAE */
|
|
|
|
+ *(vulp)T2_HAE_3 = 0; mb(); /* Config Space HAE */
|
|
|
|
+
|
|
|
|
+ /*
|
|
|
|
+ * We also now zero out HAE_4, the dense memory HAE, so that
|
|
|
|
+ * we need not account for its "offset" when accessing dense
|
|
|
|
+ * memory resources which we allocated in our normal way. This
|
|
|
|
+ * HAE would need to stay untouched were we to keep the SRM
|
|
|
|
+ * resource settings.
|
|
|
|
+ *
|
|
|
|
+ * Thus we can now run standard X servers on SABLE/LYNX. :-)
|
|
|
|
+ */
|
|
|
|
+ *(vulp)T2_HAE_4 = 0; mb();
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+void
|
|
|
|
+t2_kill_arch(int mode)
|
|
|
|
+{
|
|
|
|
+ /*
|
|
|
|
+ * Restore the DMA Window registers.
|
|
|
|
+ */
|
|
|
|
+ *(vulp)T2_WBASE1 = t2_saved_config.window[0].wbase;
|
|
|
|
+ *(vulp)T2_WMASK1 = t2_saved_config.window[0].wmask;
|
|
|
|
+ *(vulp)T2_TBASE1 = t2_saved_config.window[0].tbase;
|
|
|
|
+ *(vulp)T2_WBASE2 = t2_saved_config.window[1].wbase;
|
|
|
|
+ *(vulp)T2_WMASK2 = t2_saved_config.window[1].wmask;
|
|
|
|
+ *(vulp)T2_TBASE2 = t2_saved_config.window[1].tbase;
|
|
|
|
+ mb();
|
|
|
|
+
|
|
|
|
+ *(vulp)T2_HAE_1 = srm_hae;
|
|
|
|
+ *(vulp)T2_HAE_2 = t2_saved_config.hae_2;
|
|
|
|
+ *(vulp)T2_HAE_3 = t2_saved_config.hae_3;
|
|
|
|
+ *(vulp)T2_HAE_4 = t2_saved_config.hae_4;
|
|
|
|
+ *(vulp)T2_HBASE = t2_saved_config.hbase;
|
|
|
|
+ mb();
|
|
|
|
+ *(vulp)T2_HBASE; /* READ it back to ensure WRITE occurred. */
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+void
|
|
|
|
+t2_pci_tbi(struct pci_controller *hose, dma_addr_t start, dma_addr_t end)
|
|
|
|
+{
|
|
|
|
+ unsigned long t2_iocsr;
|
|
|
|
+
|
|
|
|
+ t2_iocsr = *(vulp)T2_IOCSR;
|
|
|
|
+
|
|
|
|
+ /* set the TLB Clear bit */
|
|
|
|
+ *(vulp)T2_IOCSR = t2_iocsr | (0x1UL << 28);
|
|
|
|
+ mb();
|
|
|
|
+ *(vulp)T2_IOCSR; /* read it back to make sure */
|
|
|
|
+
|
|
|
|
+ /* clear the TLB Clear bit */
|