|
@@ -1183,3 +1183,138 @@
|
|
#define OMAP4_LPDDR21_VREF_DQ_CCAP1_MASK (1 << 14)
|
|
#define OMAP4_LPDDR21_VREF_DQ_CCAP1_MASK (1 << 14)
|
|
#define OMAP4_LPDDR21_VREF_DQ_TAP0_SHIFT 13
|
|
#define OMAP4_LPDDR21_VREF_DQ_TAP0_SHIFT 13
|
|
#define OMAP4_LPDDR21_VREF_DQ_TAP0_MASK (1 << 13)
|
|
#define OMAP4_LPDDR21_VREF_DQ_TAP0_MASK (1 << 13)
|
|
|
|
+#define OMAP4_LPDDR21_VREF_DQ_TAP1_SHIFT 12
|
|
|
|
+#define OMAP4_LPDDR21_VREF_DQ_TAP1_MASK (1 << 12)
|
|
|
|
+
|
|
|
|
+/* CONTROL_LPDDR2IO2_0 */
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR4_SR_SHIFT 30
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR4_SR_MASK (0x3 << 30)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR4_I_SHIFT 27
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR4_I_MASK (0x7 << 27)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR4_WD_SHIFT 25
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR4_WD_MASK (0x3 << 25)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR3_SR_SHIFT 22
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR3_SR_MASK (0x3 << 22)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR3_I_SHIFT 19
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR3_I_MASK (0x7 << 19)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR3_WD_SHIFT 17
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR3_WD_MASK (0x3 << 17)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR2_SR_SHIFT 14
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR2_SR_MASK (0x3 << 14)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR2_I_SHIFT 11
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR2_I_MASK (0x7 << 11)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR2_WD_SHIFT 9
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR2_WD_MASK (0x3 << 9)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR1_SR_SHIFT 6
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR1_SR_MASK (0x3 << 6)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR1_I_SHIFT 3
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR1_I_MASK (0x7 << 3)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR1_WD_SHIFT 1
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR1_WD_MASK (0x3 << 1)
|
|
|
|
+
|
|
|
|
+/* CONTROL_LPDDR2IO2_1 */
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR8_SR_SHIFT 30
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR8_SR_MASK (0x3 << 30)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR8_I_SHIFT 27
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR8_I_MASK (0x7 << 27)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR8_WD_SHIFT 25
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR8_WD_MASK (0x3 << 25)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR7_SR_SHIFT 22
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR7_SR_MASK (0x3 << 22)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR7_I_SHIFT 19
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR7_I_MASK (0x7 << 19)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR7_WD_SHIFT 17
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR7_WD_MASK (0x3 << 17)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR6_SR_SHIFT 14
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR6_SR_MASK (0x3 << 14)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR6_I_SHIFT 11
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR6_I_MASK (0x7 << 11)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR6_WD_SHIFT 9
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR6_WD_MASK (0x3 << 9)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR5_SR_SHIFT 6
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR5_SR_MASK (0x3 << 6)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR5_I_SHIFT 3
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR5_I_MASK (0x7 << 3)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR5_WD_SHIFT 1
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR5_WD_MASK (0x3 << 1)
|
|
|
|
+
|
|
|
|
+/* CONTROL_LPDDR2IO2_2 */
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR11_SR_SHIFT 30
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR11_SR_MASK (0x3 << 30)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR11_I_SHIFT 27
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR11_I_MASK (0x7 << 27)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR11_WD_SHIFT 25
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR11_WD_MASK (0x3 << 25)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR10_SR_SHIFT 22
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR10_SR_MASK (0x3 << 22)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR10_I_SHIFT 19
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR10_I_MASK (0x7 << 19)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR10_WD_SHIFT 17
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR10_WD_MASK (0x3 << 17)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR9_SR_SHIFT 14
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR9_SR_MASK (0x3 << 14)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR9_I_SHIFT 11
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR9_I_MASK (0x7 << 11)
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR9_WD_SHIFT 9
|
|
|
|
+#define OMAP4_LPDDR2IO2_GR9_WD_MASK (0x3 << 9)
|
|
|
|
+
|
|
|
|
+/* CONTROL_LPDDR2IO2_3 */
|
|
|
|
+#define OMAP4_LPDDR22_VREF_CA_CCAP0_SHIFT 31
|
|
|
|
+#define OMAP4_LPDDR22_VREF_CA_CCAP0_MASK (1 << 31)
|
|
|
|
+#define OMAP4_LPDDR22_VREF_CA_CCAP1_SHIFT 30
|
|
|
|
+#define OMAP4_LPDDR22_VREF_CA_CCAP1_MASK (1 << 30)
|
|
|
|
+#define OMAP4_LPDDR22_VREF_CA_INT_CCAP0_SHIFT 29
|
|
|
|
+#define OMAP4_LPDDR22_VREF_CA_INT_CCAP0_MASK (1 << 29)
|
|
|
|
+#define OMAP4_LPDDR22_VREF_CA_INT_CCAP1_SHIFT 28
|
|
|
|
+#define OMAP4_LPDDR22_VREF_CA_INT_CCAP1_MASK (1 << 28)
|
|
|
|
+#define OMAP4_LPDDR22_VREF_CA_INT_TAP0_SHIFT 27
|
|
|
|
+#define OMAP4_LPDDR22_VREF_CA_INT_TAP0_MASK (1 << 27)
|
|
|
|
+#define OMAP4_LPDDR22_VREF_CA_INT_TAP1_SHIFT 26
|
|
|
|
+#define OMAP4_LPDDR22_VREF_CA_INT_TAP1_MASK (1 << 26)
|
|
|
|
+#define OMAP4_LPDDR22_VREF_CA_TAP0_SHIFT 25
|
|
|
|
+#define OMAP4_LPDDR22_VREF_CA_TAP0_MASK (1 << 25)
|
|
|
|
+#define OMAP4_LPDDR22_VREF_CA_TAP1_SHIFT 24
|
|
|
|
+#define OMAP4_LPDDR22_VREF_CA_TAP1_MASK (1 << 24)
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ0_INT_CCAP0_SHIFT 23
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ0_INT_CCAP0_MASK (1 << 23)
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ0_INT_CCAP1_SHIFT 22
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ0_INT_CCAP1_MASK (1 << 22)
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ0_INT_TAP0_SHIFT 21
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ0_INT_TAP0_MASK (1 << 21)
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ0_INT_TAP1_SHIFT 20
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ0_INT_TAP1_MASK (1 << 20)
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ1_INT_CCAP0_SHIFT 19
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ1_INT_CCAP0_MASK (1 << 19)
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ1_INT_CCAP1_SHIFT 18
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ1_INT_CCAP1_MASK (1 << 18)
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ1_INT_TAP0_SHIFT 17
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ1_INT_TAP0_MASK (1 << 17)
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ1_INT_TAP1_SHIFT 16
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ1_INT_TAP1_MASK (1 << 16)
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ_CCAP0_SHIFT 15
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ_CCAP0_MASK (1 << 15)
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ_CCAP1_SHIFT 14
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ_CCAP1_MASK (1 << 14)
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ_TAP0_SHIFT 13
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ_TAP0_MASK (1 << 13)
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ_TAP1_SHIFT 12
|
|
|
|
+#define OMAP4_LPDDR22_VREF_DQ_TAP1_MASK (1 << 12)
|
|
|
|
+
|
|
|
|
+/* CONTROL_BUS_HOLD */
|
|
|
|
+#define OMAP4_ABE_DMIC_DIN3_EN_SHIFT 31
|
|
|
|
+#define OMAP4_ABE_DMIC_DIN3_EN_MASK (1 << 31)
|
|
|
|
+#define OMAP4_MCSPI1_CS3_EN_SHIFT 30
|
|
|
|
+#define OMAP4_MCSPI1_CS3_EN_MASK (1 << 30)
|
|
|
|
+
|
|
|
|
+/* CONTROL_C2C */
|
|
|
|
+#define OMAP4_MIRROR_MODE_EN_SHIFT 31
|
|
|
|
+#define OMAP4_MIRROR_MODE_EN_MASK (1 << 31)
|
|
|
|
+#define OMAP4_C2C_SPARE_SHIFT 24
|
|
|
|
+#define OMAP4_C2C_SPARE_MASK (0x7f << 24)
|
|
|
|
+
|
|
|
|
+/* CORE_CONTROL_SPARE_RW */
|
|
|
|
+#define OMAP4_CORE_CONTROL_SPARE_RW_SHIFT 0
|
|
|
|
+#define OMAP4_CORE_CONTROL_SPARE_RW_MASK (0xffffffff << 0)
|
|
|
|
+
|
|
|
|
+/* CORE_CONTROL_SPARE_R */
|
|
|
|
+#define OMAP4_CORE_CONTROL_SPARE_R_SHIFT 0
|