|
@@ -2066,3 +2066,118 @@
|
|
#define DMA26_IRQ_STATUS 0xFFC092B0 /* DMA26 Status Register */
|
|
#define DMA26_IRQ_STATUS 0xFFC092B0 /* DMA26 Status Register */
|
|
#define DMA26_CURR_X_COUNT 0xFFC092B4 /* DMA26 Current Count(1D) or intra-row XCNT (2D) */
|
|
#define DMA26_CURR_X_COUNT 0xFFC092B4 /* DMA26 Current Count(1D) or intra-row XCNT (2D) */
|
|
#define DMA26_CURR_Y_COUNT 0xFFC092B8 /* DMA26 Current Row Count (2D only) */
|
|
#define DMA26_CURR_Y_COUNT 0xFFC092B8 /* DMA26 Current Row Count (2D only) */
|
|
|
|
+#define DMA26_BWL_COUNT 0xFFC092C0 /* DMA26 Bandwidth Limit Count */
|
|
|
|
+#define DMA26_CURR_BWL_COUNT 0xFFC092C4 /* DMA26 Bandwidth Limit Count Current */
|
|
|
|
+#define DMA26_BWM_COUNT 0xFFC092C8 /* DMA26 Bandwidth Monitor Count */
|
|
|
|
+#define DMA26_CURR_BWM_COUNT 0xFFC092CC /* DMA26 Bandwidth Monitor Count Current */
|
|
|
|
+
|
|
|
|
+/* =========================
|
|
|
|
+ DMA27
|
|
|
|
+ ========================= */
|
|
|
|
+#define DMA27_NEXT_DESC_PTR 0xFFC09300 /* DMA27 Pointer to Next Initial Descriptor */
|
|
|
|
+#define DMA27_START_ADDR 0xFFC09304 /* DMA27 Start Address of Current Buffer */
|
|
|
|
+#define DMA27_CONFIG 0xFFC09308 /* DMA27 Configuration Register */
|
|
|
|
+#define DMA27_X_COUNT 0xFFC0930C /* DMA27 Inner Loop Count Start Value */
|
|
|
|
+#define DMA27_X_MODIFY 0xFFC09310 /* DMA27 Inner Loop Address Increment */
|
|
|
|
+#define DMA27_Y_COUNT 0xFFC09314 /* DMA27 Outer Loop Count Start Value (2D only) */
|
|
|
|
+#define DMA27_Y_MODIFY 0xFFC09318 /* DMA27 Outer Loop Address Increment (2D only) */
|
|
|
|
+#define DMA27_CURR_DESC_PTR 0xFFC09324 /* DMA27 Current Descriptor Pointer */
|
|
|
|
+#define DMA27_PREV_DESC_PTR 0xFFC09328 /* DMA27 Previous Initial Descriptor Pointer */
|
|
|
|
+#define DMA27_CURR_ADDR 0xFFC0932C /* DMA27 Current Address */
|
|
|
|
+#define DMA27_IRQ_STATUS 0xFFC09330 /* DMA27 Status Register */
|
|
|
|
+#define DMA27_CURR_X_COUNT 0xFFC09334 /* DMA27 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
|
+#define DMA27_CURR_Y_COUNT 0xFFC09338 /* DMA27 Current Row Count (2D only) */
|
|
|
|
+#define DMA27_BWL_COUNT 0xFFC09340 /* DMA27 Bandwidth Limit Count */
|
|
|
|
+#define DMA27_CURR_BWL_COUNT 0xFFC09344 /* DMA27 Bandwidth Limit Count Current */
|
|
|
|
+#define DMA27_BWM_COUNT 0xFFC09348 /* DMA27 Bandwidth Monitor Count */
|
|
|
|
+#define DMA27_CURR_BWM_COUNT 0xFFC0934C /* DMA27 Bandwidth Monitor Count Current */
|
|
|
|
+
|
|
|
|
+/* =========================
|
|
|
|
+ DMA28
|
|
|
|
+ ========================= */
|
|
|
|
+#define DMA28_NEXT_DESC_PTR 0xFFC09380 /* DMA28 Pointer to Next Initial Descriptor */
|
|
|
|
+#define DMA28_START_ADDR 0xFFC09384 /* DMA28 Start Address of Current Buffer */
|
|
|
|
+#define DMA28_CONFIG 0xFFC09388 /* DMA28 Configuration Register */
|
|
|
|
+#define DMA28_X_COUNT 0xFFC0938C /* DMA28 Inner Loop Count Start Value */
|
|
|
|
+#define DMA28_X_MODIFY 0xFFC09390 /* DMA28 Inner Loop Address Increment */
|
|
|
|
+#define DMA28_Y_COUNT 0xFFC09394 /* DMA28 Outer Loop Count Start Value (2D only) */
|
|
|
|
+#define DMA28_Y_MODIFY 0xFFC09398 /* DMA28 Outer Loop Address Increment (2D only) */
|
|
|
|
+#define DMA28_CURR_DESC_PTR 0xFFC093A4 /* DMA28 Current Descriptor Pointer */
|
|
|
|
+#define DMA28_PREV_DESC_PTR 0xFFC093A8 /* DMA28 Previous Initial Descriptor Pointer */
|
|
|
|
+#define DMA28_CURR_ADDR 0xFFC093AC /* DMA28 Current Address */
|
|
|
|
+#define DMA28_IRQ_STATUS 0xFFC093B0 /* DMA28 Status Register */
|
|
|
|
+#define DMA28_CURR_X_COUNT 0xFFC093B4 /* DMA28 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
|
+#define DMA28_CURR_Y_COUNT 0xFFC093B8 /* DMA28 Current Row Count (2D only) */
|
|
|
|
+#define DMA28_BWL_COUNT 0xFFC093C0 /* DMA28 Bandwidth Limit Count */
|
|
|
|
+#define DMA28_CURR_BWL_COUNT 0xFFC093C4 /* DMA28 Bandwidth Limit Count Current */
|
|
|
|
+#define DMA28_BWM_COUNT 0xFFC093C8 /* DMA28 Bandwidth Monitor Count */
|
|
|
|
+#define DMA28_CURR_BWM_COUNT 0xFFC093CC /* DMA28 Bandwidth Monitor Count Current */
|
|
|
|
+
|
|
|
|
+/* =========================
|
|
|
|
+ DMA29
|
|
|
|
+ ========================= */
|
|
|
|
+#define DMA29_NEXT_DESC_PTR 0xFFC0B000 /* DMA29 Pointer to Next Initial Descriptor */
|
|
|
|
+#define DMA29_START_ADDR 0xFFC0B004 /* DMA29 Start Address of Current Buffer */
|
|
|
|
+#define DMA29_CONFIG 0xFFC0B008 /* DMA29 Configuration Register */
|
|
|
|
+#define DMA29_X_COUNT 0xFFC0B00C /* DMA29 Inner Loop Count Start Value */
|
|
|
|
+#define DMA29_X_MODIFY 0xFFC0B010 /* DMA29 Inner Loop Address Increment */
|
|
|
|
+#define DMA29_Y_COUNT 0xFFC0B014 /* DMA29 Outer Loop Count Start Value (2D only) */
|
|
|
|
+#define DMA29_Y_MODIFY 0xFFC0B018 /* DMA29 Outer Loop Address Increment (2D only) */
|
|
|
|
+#define DMA29_CURR_DESC_PTR 0xFFC0B024 /* DMA29 Current Descriptor Pointer */
|
|
|
|
+#define DMA29_PREV_DESC_PTR 0xFFC0B028 /* DMA29 Previous Initial Descriptor Pointer */
|
|
|
|
+#define DMA29_CURR_ADDR 0xFFC0B02C /* DMA29 Current Address */
|
|
|
|
+#define DMA29_IRQ_STATUS 0xFFC0B030 /* DMA29 Status Register */
|
|
|
|
+#define DMA29_CURR_X_COUNT 0xFFC0B034 /* DMA29 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
|
+#define DMA29_CURR_Y_COUNT 0xFFC0B038 /* DMA29 Current Row Count (2D only) */
|
|
|
|
+#define DMA29_BWL_COUNT 0xFFC0B040 /* DMA29 Bandwidth Limit Count */
|
|
|
|
+#define DMA29_CURR_BWL_COUNT 0xFFC0B044 /* DMA29 Bandwidth Limit Count Current */
|
|
|
|
+#define DMA29_BWM_COUNT 0xFFC0B048 /* DMA29 Bandwidth Monitor Count */
|
|
|
|
+#define DMA29_CURR_BWM_COUNT 0xFFC0B04C /* DMA29 Bandwidth Monitor Count Current */
|
|
|
|
+
|
|
|
|
+/* =========================
|
|
|
|
+ DMA30
|
|
|
|
+ ========================= */
|
|
|
|
+#define DMA30_NEXT_DESC_PTR 0xFFC0B080 /* DMA30 Pointer to Next Initial Descriptor */
|
|
|
|
+#define DMA30_START_ADDR 0xFFC0B084 /* DMA30 Start Address of Current Buffer */
|
|
|
|
+#define DMA30_CONFIG 0xFFC0B088 /* DMA30 Configuration Register */
|
|
|
|
+#define DMA30_X_COUNT 0xFFC0B08C /* DMA30 Inner Loop Count Start Value */
|
|
|
|
+#define DMA30_X_MODIFY 0xFFC0B090 /* DMA30 Inner Loop Address Increment */
|
|
|
|
+#define DMA30_Y_COUNT 0xFFC0B094 /* DMA30 Outer Loop Count Start Value (2D only) */
|
|
|
|
+#define DMA30_Y_MODIFY 0xFFC0B098 /* DMA30 Outer Loop Address Increment (2D only) */
|
|
|
|
+#define DMA30_CURR_DESC_PTR 0xFFC0B0A4 /* DMA30 Current Descriptor Pointer */
|
|
|
|
+#define DMA30_PREV_DESC_PTR 0xFFC0B0A8 /* DMA30 Previous Initial Descriptor Pointer */
|
|
|
|
+#define DMA30_CURR_ADDR 0xFFC0B0AC /* DMA30 Current Address */
|
|
|
|
+#define DMA30_IRQ_STATUS 0xFFC0B0B0 /* DMA30 Status Register */
|
|
|
|
+#define DMA30_CURR_X_COUNT 0xFFC0B0B4 /* DMA30 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
|
+#define DMA30_CURR_Y_COUNT 0xFFC0B0B8 /* DMA30 Current Row Count (2D only) */
|
|
|
|
+#define DMA30_BWL_COUNT 0xFFC0B0C0 /* DMA30 Bandwidth Limit Count */
|
|
|
|
+#define DMA30_CURR_BWL_COUNT 0xFFC0B0C4 /* DMA30 Bandwidth Limit Count Current */
|
|
|
|
+#define DMA30_BWM_COUNT 0xFFC0B0C8 /* DMA30 Bandwidth Monitor Count */
|
|
|
|
+#define DMA30_CURR_BWM_COUNT 0xFFC0B0CC /* DMA30 Bandwidth Monitor Count Current */
|
|
|
|
+
|
|
|
|
+/* =========================
|
|
|
|
+ DMA31
|
|
|
|
+ ========================= */
|
|
|
|
+#define DMA31_NEXT_DESC_PTR 0xFFC0B100 /* DMA31 Pointer to Next Initial Descriptor */
|
|
|
|
+#define DMA31_START_ADDR 0xFFC0B104 /* DMA31 Start Address of Current Buffer */
|
|
|
|
+#define DMA31_CONFIG 0xFFC0B108 /* DMA31 Configuration Register */
|
|
|
|
+#define DMA31_X_COUNT 0xFFC0B10C /* DMA31 Inner Loop Count Start Value */
|
|
|
|
+#define DMA31_X_MODIFY 0xFFC0B110 /* DMA31 Inner Loop Address Increment */
|
|
|
|
+#define DMA31_Y_COUNT 0xFFC0B114 /* DMA31 Outer Loop Count Start Value (2D only) */
|
|
|
|
+#define DMA31_Y_MODIFY 0xFFC0B118 /* DMA31 Outer Loop Address Increment (2D only) */
|
|
|
|
+#define DMA31_CURR_DESC_PTR 0xFFC0B124 /* DMA31 Current Descriptor Pointer */
|
|
|
|
+#define DMA31_PREV_DESC_PTR 0xFFC0B128 /* DMA31 Previous Initial Descriptor Pointer */
|
|
|
|
+#define DMA31_CURR_ADDR 0xFFC0B12C /* DMA31 Current Address */
|
|
|
|
+#define DMA31_IRQ_STATUS 0xFFC0B130 /* DMA31 Status Register */
|
|
|
|
+#define DMA31_CURR_X_COUNT 0xFFC0B134 /* DMA31 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
|
+#define DMA31_CURR_Y_COUNT 0xFFC0B138 /* DMA31 Current Row Count (2D only) */
|
|
|
|
+#define DMA31_BWL_COUNT 0xFFC0B140 /* DMA31 Bandwidth Limit Count */
|
|
|
|
+#define DMA31_CURR_BWL_COUNT 0xFFC0B144 /* DMA31 Bandwidth Limit Count Current */
|
|
|
|
+#define DMA31_BWM_COUNT 0xFFC0B148 /* DMA31 Bandwidth Monitor Count */
|
|
|
|
+#define DMA31_CURR_BWM_COUNT 0xFFC0B14C /* DMA31 Bandwidth Monitor Count Current */
|
|
|
|
+
|
|
|
|
+/* =========================
|
|
|
|
+ DMA32
|
|
|
|
+ ========================= */
|
|
|
|
+#define DMA32_NEXT_DESC_PTR 0xFFC0B180 /* DMA32 Pointer to Next Initial Descriptor */
|
|
|
|
+#define DMA32_START_ADDR 0xFFC0B184 /* DMA32 Start Address of Current Buffer */
|