|
@@ -1472,3 +1472,84 @@ static struct omap_hwmod am33xx_mmc2_hwmod = {
|
|
|
static struct omap_hwmod_class_sysconfig am33xx_rtc_sysc = {
|
|
|
.rev_offs = 0x0074,
|
|
|
.sysc_offs = 0x0078,
|
|
|
+ .sysc_flags = SYSC_HAS_SIDLEMODE,
|
|
|
+ .idlemodes = (SIDLE_FORCE | SIDLE_NO |
|
|
|
+ SIDLE_SMART | SIDLE_SMART_WKUP),
|
|
|
+ .sysc_fields = &omap_hwmod_sysc_type3,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_class am33xx_rtc_hwmod_class = {
|
|
|
+ .name = "rtc",
|
|
|
+ .sysc = &am33xx_rtc_sysc,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_irq_info am33xx_rtc_irqs[] = {
|
|
|
+ { .name = "rtcint", .irq = 75 + OMAP_INTC_START, },
|
|
|
+ { .name = "rtcalarmint", .irq = 76 + OMAP_INTC_START, },
|
|
|
+ { .irq = -1 },
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod am33xx_rtc_hwmod = {
|
|
|
+ .name = "rtc",
|
|
|
+ .class = &am33xx_rtc_hwmod_class,
|
|
|
+ .clkdm_name = "l4_rtc_clkdm",
|
|
|
+ .mpu_irqs = am33xx_rtc_irqs,
|
|
|
+ .main_clk = "clk_32768_ck",
|
|
|
+ .prcm = {
|
|
|
+ .omap4 = {
|
|
|
+ .clkctrl_offs = AM33XX_CM_RTC_RTC_CLKCTRL_OFFSET,
|
|
|
+ .modulemode = MODULEMODE_SWCTRL,
|
|
|
+ },
|
|
|
+ },
|
|
|
+};
|
|
|
+
|
|
|
+/* 'spi' class */
|
|
|
+static struct omap_hwmod_class_sysconfig am33xx_mcspi_sysc = {
|
|
|
+ .rev_offs = 0x0000,
|
|
|
+ .sysc_offs = 0x0110,
|
|
|
+ .syss_offs = 0x0114,
|
|
|
+ .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
|
|
|
+ SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
|
|
|
+ SYSS_HAS_RESET_STATUS),
|
|
|
+ .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
+ .sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_class am33xx_spi_hwmod_class = {
|
|
|
+ .name = "mcspi",
|
|
|
+ .sysc = &am33xx_mcspi_sysc,
|
|
|
+ .rev = OMAP4_MCSPI_REV,
|
|
|
+};
|
|
|
+
|
|
|
+/* spi0 */
|
|
|
+static struct omap_hwmod_irq_info am33xx_spi0_irqs[] = {
|
|
|
+ { .irq = 65 + OMAP_INTC_START, },
|
|
|
+ { .irq = -1 },
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_dma_info am33xx_mcspi0_edma_reqs[] = {
|
|
|
+ { .name = "rx0", .dma_req = 17 },
|
|
|
+ { .name = "tx0", .dma_req = 16 },
|
|
|
+ { .name = "rx1", .dma_req = 19 },
|
|
|
+ { .name = "tx1", .dma_req = 18 },
|
|
|
+ { .dma_req = -1 }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap2_mcspi_dev_attr mcspi_attrib = {
|
|
|
+ .num_chipselect = 2,
|
|
|
+};
|
|
|
+static struct omap_hwmod am33xx_spi0_hwmod = {
|
|
|
+ .name = "spi0",
|
|
|
+ .class = &am33xx_spi_hwmod_class,
|
|
|
+ .clkdm_name = "l4ls_clkdm",
|
|
|
+ .mpu_irqs = am33xx_spi0_irqs,
|
|
|
+ .sdma_reqs = am33xx_mcspi0_edma_reqs,
|
|
|
+ .main_clk = "dpll_per_m2_div4_ck",
|
|
|
+ .prcm = {
|
|
|
+ .omap4 = {
|
|
|
+ .clkctrl_offs = AM33XX_CM_PER_SPI0_CLKCTRL_OFFSET,
|
|
|
+ .modulemode = MODULEMODE_SWCTRL,
|
|
|
+ },
|
|
|
+ },
|
|
|
+ .dev_attr = &mcspi_attrib,
|
|
|
+};
|