|
@@ -2208,3 +2208,129 @@ static struct pinmux_cfg_reg pinmux_config_regs[] = {
|
|
|
/* IP5_4 [1] */
|
|
|
FN_DU1_DB3, FN_VI2_R5,
|
|
|
/* IP5_3 [1] */
|
|
|
+ FN_DU1_DB2, FN_VI2_R4,
|
|
|
+ /* IP5_2_0 [3] */
|
|
|
+ FN_DU1_DB1, FN_VI2_DATA5_VI2_B5, FN_SDA2_B, FN_SD3_DAT1,
|
|
|
+ FN_RX5, FN_RTS0_D_TANS_D, 0, 0 }
|
|
|
+ },
|
|
|
+ { PINMUX_CFG_REG_VAR("IPSR6", 0xfffc0038, 32,
|
|
|
+ 1, 2, 2, 2, 2, 3, 2, 3, 3, 3, 1, 2, 2, 2, 2) {
|
|
|
+ /* IP6_31 [1] */
|
|
|
+ 0, 0,
|
|
|
+ /* IP6_30_29 [2] */
|
|
|
+ FN_SSI_SCK6, FN_ADICHS0, FN_CAN0_TX, FN_IERX_B,
|
|
|
+ /* IP_28_27 [2] */
|
|
|
+ 0, 0, 0, 0,
|
|
|
+ /* IP6_26_25 [2] */
|
|
|
+ FN_SSI_SDATA5, FN_ADIDATA, FN_CAN_DEBUGOUT12, FN_RX3_IRDA_RX,
|
|
|
+ /* IP6_24_23 [2] */
|
|
|
+ FN_SSI_WS5, FN_ADICS_SAMP, FN_CAN_DEBUGOUT11, FN_TX3_IRDA_TX,
|
|
|
+ /* IP6_22_20 [3] */
|
|
|
+ FN_SSI_SCK5, FN_ADICLK, FN_CAN_DEBUGOUT10, FN_SCK3,
|
|
|
+ FN_TCLK0_D, 0, 0, 0,
|
|
|
+ /* IP6_19_18 [2] */
|
|
|
+ FN_SSI_SDATA4, FN_CAN_DEBUGOUT9, FN_SSI_SDATA9_C, 0,
|
|
|
+ /* IP6_17_15 [3] */
|
|
|
+ FN_SSI_SDATA3, FN_PWM0_C, FN_CAN_DEBUGOUT8, FN_CAN_CLK_B,
|
|
|
+ FN_IECLK, FN_SCIF_CLK_B, FN_TCLK0_B, 0,
|
|
|
+ /* IP6_14_12 [3] */
|
|
|
+ FN_SSI_WS34, FN_CAN_DEBUGOUT7, FN_CAN0_RX_B, FN_IETX,
|
|
|
+ FN_SSI_WS9_C, 0, 0, 0,
|
|
|
+ /* IP6_11_9 [3] */
|
|
|
+ FN_SSI_SCK34, FN_CAN_DEBUGOUT6, FN_CAN0_TX_B, FN_IERX,
|
|
|
+ FN_SSI_SCK9_C, 0, 0, 0,
|
|
|
+ /* IP6_8 [1] */
|
|
|
+ FN_SSI_SDATA2, FN_CAN_DEBUGOUT5,
|
|
|
+ /* IP6_7_6 [2] */
|
|
|
+ FN_SSI_SDATA1, FN_CAN_DEBUGOUT4, FN_MOUT6, 0,
|
|
|
+ /* IP6_5_4 [2] */
|
|
|
+ FN_SSI_SDATA0, FN_CAN_DEBUGOUT3, FN_MOUT5, 0,
|
|
|
+ /* IP6_3_2 [2] */
|
|
|
+ FN_SSI_WS0129, FN_CAN_DEBUGOUT2, FN_MOUT2, 0,
|
|
|
+ /* IP6_1_0 [2] */
|
|
|
+ FN_SSI_SCK0129, FN_CAN_DEBUGOUT1, FN_MOUT1, 0 }
|
|
|
+ },
|
|
|
+ { PINMUX_CFG_REG_VAR("IPSR7", 0xfffc003c, 32,
|
|
|
+ 1, 2, 2, 2, 2, 2, 2, 2, 2, 2, 3, 3, 3, 2, 2) {
|
|
|
+ /* IP7_31 [1] */
|
|
|
+ 0, 0,
|
|
|
+ /* IP7_30_29 [2] */
|
|
|
+ FN_SD0_WP, FN_DACK2, FN_CTS1_B, 0,
|
|
|
+ /* IP7_28_27 [2] */
|
|
|
+ FN_SD0_CD, FN_DREQ2, FN_RTS1_B_TANS_B, 0,
|
|
|
+ /* IP7_26_25 [2] */
|
|
|
+ FN_SD0_DAT3, FN_ATAWR1, FN_RX2_B, FN_CC5_TDI,
|
|
|
+ /* IP7_24_23 [2] */
|
|
|
+ FN_SD0_DAT2, FN_ATARD1, FN_TX2_B, FN_CC5_TCK,
|
|
|
+ /* IP7_22_21 [2] */
|
|
|
+ FN_SD0_DAT1, FN_ATAG1, FN_SCK2_B, FN_CC5_TMS,
|
|
|
+ /* IP7_20_19 [2] */
|
|
|
+ FN_SD0_DAT0, FN_ATADIR1, FN_RX1_B, FN_CC5_TRST,
|
|
|
+ /* IP7_18_17 [2] */
|
|
|
+ FN_SD0_CMD, FN_ATACS11, FN_TX1_B, FN_CC5_TDO,
|
|
|
+ /* IP7_16_15 [2] */
|
|
|
+ FN_SD0_CLK, FN_ATACS01, FN_SCK1_B, 0,
|
|
|
+ /* IP7_14_13 [2] */
|
|
|
+ FN_SSI_SDATA8, FN_VSP, FN_IRQ3_B, FN_HSPI_RX1_C,
|
|
|
+ /* IP7_12_10 [3] */
|
|
|
+ FN_SSI_SDATA7, FN_CAN_DEBUGOUT15, FN_IRQ2_B, FN_TCLK1_C,
|
|
|
+ FN_HSPI_TX1_C, 0, 0, 0,
|
|
|
+ /* IP7_9_7 [3] */
|
|
|
+ FN_SSI_WS78, FN_CAN_DEBUGOUT14, FN_IRQ1_B, FN_SSI_WS9_B,
|
|
|
+ FN_HSPI_CS1_C, 0, 0, 0,
|
|
|
+ /* IP7_6_4 [3] */
|
|
|
+ FN_SSI_SCK78, FN_CAN_DEBUGOUT13, FN_IRQ0_B, FN_SSI_SCK9_B,
|
|
|
+ FN_HSPI_CLK1_C, 0, 0, 0,
|
|
|
+ /* IP7_3_2 [2] */
|
|
|
+ FN_SSI_SDATA6, FN_ADICHS2, FN_CAN_CLK, FN_IECLK_B,
|
|
|
+ /* IP7_1_0 [2] */
|
|
|
+ FN_SSI_WS6, FN_ADICHS1, FN_CAN0_RX, FN_IETX_B }
|
|
|
+ },
|
|
|
+ { PINMUX_CFG_REG_VAR("IPSR8", 0xfffc0040, 32,
|
|
|
+ 1, 3, 3, 2, 2, 1, 1, 1, 2, 4, 4, 4, 4) {
|
|
|
+ /* IP8_31 [1] */
|
|
|
+ 0, 0,
|
|
|
+ /* IP8_30_28 [3] */
|
|
|
+ FN_VI0_VSYNC, FN_VI0_DATA1_B_VI0_B1_B, FN_RTS1_C_TANS_C, FN_RX4_D,
|
|
|
+ FN_PWMFSW0_C, 0, 0, 0,
|
|
|
+ /* IP8_27_25 [3] */
|
|
|
+ FN_VI0_HSYNC, FN_VI0_DATA0_B_VI0_B0_B, FN_CTS1_C, FN_TX4_D,
|
|
|
+ FN_MMC1_CMD, FN_HSCK1_B, 0, 0,
|
|
|
+ /* IP8_24_23 [2] */
|
|
|
+ FN_VI0_FIELD, FN_RX1_C, FN_HRX1_B, 0,
|
|
|
+ /* IP8_22_21 [2] */
|
|
|
+ FN_VI0_CLKENB, FN_TX1_C, FN_HTX1_B, FN_MT1_SYNC,
|
|
|
+ /* IP8_20 [1] */
|
|
|
+ FN_VI0_CLK, FN_MMC1_CLK,
|
|
|
+ /* IP8_19 [1] */
|
|
|
+ FN_FMIN, FN_RDS_DATA,
|
|
|
+ /* IP8_18 [1] */
|
|
|
+ FN_BPFCLK, FN_PCMWE,
|
|
|
+ /* IP8_17_16 [2] */
|
|
|
+ FN_FMCLK, FN_RDS_CLK, FN_PCMOE, 0,
|
|
|
+ /* IP8_15_12 [4] */
|
|
|
+ FN_HSPI_RX0, FN_RX0, FN_CAN_STEP0, FN_AD_NCS,
|
|
|
+ FN_CC5_STATE7, FN_CC5_STATE15, FN_CC5_STATE23, FN_CC5_STATE31,
|
|
|
+ FN_CC5_STATE39, 0, 0, 0,
|
|
|
+ 0, 0, 0, 0,
|
|
|
+ /* IP8_11_8 [4] */
|
|
|
+ FN_HSPI_TX0, FN_TX0, FN_CAN_DEBUG_HW_TRIGGER, FN_AD_DO,
|
|
|
+ FN_CC5_STATE6, FN_CC5_STATE14, FN_CC5_STATE22, FN_CC5_STATE30,
|
|
|
+ FN_CC5_STATE38, 0, 0, 0,
|
|
|
+ 0, 0, 0, 0,
|
|
|
+ /* IP8_7_4 [4] */
|
|
|
+ FN_HSPI_CS0, FN_RTS0_TANS, FN_USB_OVC1, FN_AD_DI,
|
|
|
+ FN_CC5_STATE5, FN_CC5_STATE13, FN_CC5_STATE21, FN_CC5_STATE29,
|
|
|
+ FN_CC5_STATE37, 0, 0, 0,
|
|
|
+ 0, 0, 0, 0,
|
|
|
+ /* IP8_3_0 [4] */
|
|
|
+ FN_HSPI_CLK0, FN_CTS0, FN_USB_OVC0, FN_AD_CLK,
|
|
|
+ FN_CC5_STATE4, FN_CC5_STATE12, FN_CC5_STATE20, FN_CC5_STATE28,
|
|
|
+ FN_CC5_STATE36, 0, 0, 0,
|
|
|
+ 0, 0, 0, 0 }
|
|
|
+ },
|
|
|
+ { PINMUX_CFG_REG_VAR("IPSR9", 0xfffc0044, 32,
|
|
|
+ 2, 2, 2, 2, 2, 3, 3, 2, 2,
|
|
|
+ 2, 2, 1, 1, 1, 1, 2, 2) {
|
|
|
+ /* IP9_31_30 [2] */
|
|
|
+ 0, 0, 0, 0,
|