|
@@ -2181,3 +2181,169 @@
|
|
|
========================= */
|
|
|
#define DMA32_NEXT_DESC_PTR 0xFFC0B180 /* DMA32 Pointer to Next Initial Descriptor */
|
|
|
#define DMA32_START_ADDR 0xFFC0B184 /* DMA32 Start Address of Current Buffer */
|
|
|
+#define DMA32_CONFIG 0xFFC0B188 /* DMA32 Configuration Register */
|
|
|
+#define DMA32_X_COUNT 0xFFC0B18C /* DMA32 Inner Loop Count Start Value */
|
|
|
+#define DMA32_X_MODIFY 0xFFC0B190 /* DMA32 Inner Loop Address Increment */
|
|
|
+#define DMA32_Y_COUNT 0xFFC0B194 /* DMA32 Outer Loop Count Start Value (2D only) */
|
|
|
+#define DMA32_Y_MODIFY 0xFFC0B198 /* DMA32 Outer Loop Address Increment (2D only) */
|
|
|
+#define DMA32_CURR_DESC_PTR 0xFFC0B1A4 /* DMA32 Current Descriptor Pointer */
|
|
|
+#define DMA32_PREV_DESC_PTR 0xFFC0B1A8 /* DMA32 Previous Initial Descriptor Pointer */
|
|
|
+#define DMA32_CURR_ADDR 0xFFC0B1AC /* DMA32 Current Address */
|
|
|
+#define DMA32_IRQ_STATUS 0xFFC0B1B0 /* DMA32 Status Register */
|
|
|
+#define DMA32_CURR_X_COUNT 0xFFC0B1B4 /* DMA32 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
+#define DMA32_CURR_Y_COUNT 0xFFC0B1B8 /* DMA32 Current Row Count (2D only) */
|
|
|
+#define DMA32_BWL_COUNT 0xFFC0B1C0 /* DMA32 Bandwidth Limit Count */
|
|
|
+#define DMA32_CURR_BWL_COUNT 0xFFC0B1C4 /* DMA32 Bandwidth Limit Count Current */
|
|
|
+#define DMA32_BWM_COUNT 0xFFC0B1C8 /* DMA32 Bandwidth Monitor Count */
|
|
|
+#define DMA32_CURR_BWM_COUNT 0xFFC0B1CC /* DMA32 Bandwidth Monitor Count Current */
|
|
|
+
|
|
|
+/* =========================
|
|
|
+ DMA33
|
|
|
+ ========================= */
|
|
|
+#define DMA33_NEXT_DESC_PTR 0xFFC0D000 /* DMA33 Pointer to Next Initial Descriptor */
|
|
|
+#define DMA33_START_ADDR 0xFFC0D004 /* DMA33 Start Address of Current Buffer */
|
|
|
+#define DMA33_CONFIG 0xFFC0D008 /* DMA33 Configuration Register */
|
|
|
+#define DMA33_X_COUNT 0xFFC0D00C /* DMA33 Inner Loop Count Start Value */
|
|
|
+#define DMA33_X_MODIFY 0xFFC0D010 /* DMA33 Inner Loop Address Increment */
|
|
|
+#define DMA33_Y_COUNT 0xFFC0D014 /* DMA33 Outer Loop Count Start Value (2D only) */
|
|
|
+#define DMA33_Y_MODIFY 0xFFC0D018 /* DMA33 Outer Loop Address Increment (2D only) */
|
|
|
+#define DMA33_CURR_DESC_PTR 0xFFC0D024 /* DMA33 Current Descriptor Pointer */
|
|
|
+#define DMA33_PREV_DESC_PTR 0xFFC0D028 /* DMA33 Previous Initial Descriptor Pointer */
|
|
|
+#define DMA33_CURR_ADDR 0xFFC0D02C /* DMA33 Current Address */
|
|
|
+#define DMA33_IRQ_STATUS 0xFFC0D030 /* DMA33 Status Register */
|
|
|
+#define DMA33_CURR_X_COUNT 0xFFC0D034 /* DMA33 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
+#define DMA33_CURR_Y_COUNT 0xFFC0D038 /* DMA33 Current Row Count (2D only) */
|
|
|
+#define DMA33_BWL_COUNT 0xFFC0D040 /* DMA33 Bandwidth Limit Count */
|
|
|
+#define DMA33_CURR_BWL_COUNT 0xFFC0D044 /* DMA33 Bandwidth Limit Count Current */
|
|
|
+#define DMA33_BWM_COUNT 0xFFC0D048 /* DMA33 Bandwidth Monitor Count */
|
|
|
+#define DMA33_CURR_BWM_COUNT 0xFFC0D04C /* DMA33 Bandwidth Monitor Count Current */
|
|
|
+
|
|
|
+/* =========================
|
|
|
+ DMA34
|
|
|
+ ========================= */
|
|
|
+#define DMA34_NEXT_DESC_PTR 0xFFC0D080 /* DMA34 Pointer to Next Initial Descriptor */
|
|
|
+#define DMA34_START_ADDR 0xFFC0D084 /* DMA34 Start Address of Current Buffer */
|
|
|
+#define DMA34_CONFIG 0xFFC0D088 /* DMA34 Configuration Register */
|
|
|
+#define DMA34_X_COUNT 0xFFC0D08C /* DMA34 Inner Loop Count Start Value */
|
|
|
+#define DMA34_X_MODIFY 0xFFC0D090 /* DMA34 Inner Loop Address Increment */
|
|
|
+#define DMA34_Y_COUNT 0xFFC0D094 /* DMA34 Outer Loop Count Start Value (2D only) */
|
|
|
+#define DMA34_Y_MODIFY 0xFFC0D098 /* DMA34 Outer Loop Address Increment (2D only) */
|
|
|
+#define DMA34_CURR_DESC_PTR 0xFFC0D0A4 /* DMA34 Current Descriptor Pointer */
|
|
|
+#define DMA34_PREV_DESC_PTR 0xFFC0D0A8 /* DMA34 Previous Initial Descriptor Pointer */
|
|
|
+#define DMA34_CURR_ADDR 0xFFC0D0AC /* DMA34 Current Address */
|
|
|
+#define DMA34_IRQ_STATUS 0xFFC0D0B0 /* DMA34 Status Register */
|
|
|
+#define DMA34_CURR_X_COUNT 0xFFC0D0B4 /* DMA34 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
+#define DMA34_CURR_Y_COUNT 0xFFC0D0B8 /* DMA34 Current Row Count (2D only) */
|
|
|
+#define DMA34_BWL_COUNT 0xFFC0D0C0 /* DMA34 Bandwidth Limit Count */
|
|
|
+#define DMA34_CURR_BWL_COUNT 0xFFC0D0C4 /* DMA34 Bandwidth Limit Count Current */
|
|
|
+#define DMA34_BWM_COUNT 0xFFC0D0C8 /* DMA34 Bandwidth Monitor Count */
|
|
|
+#define DMA34_CURR_BWM_COUNT 0xFFC0D0CC /* DMA34 Bandwidth Monitor Count Current */
|
|
|
+
|
|
|
+/* =========================
|
|
|
+ DMA35
|
|
|
+ ========================= */
|
|
|
+#define DMA35_NEXT_DESC_PTR 0xFFC10000 /* DMA35 Pointer to Next Initial Descriptor */
|
|
|
+#define DMA35_START_ADDR 0xFFC10004 /* DMA35 Start Address of Current Buffer */
|
|
|
+#define DMA35_CONFIG 0xFFC10008 /* DMA35 Configuration Register */
|
|
|
+#define DMA35_X_COUNT 0xFFC1000C /* DMA35 Inner Loop Count Start Value */
|
|
|
+#define DMA35_X_MODIFY 0xFFC10010 /* DMA35 Inner Loop Address Increment */
|
|
|
+#define DMA35_Y_COUNT 0xFFC10014 /* DMA35 Outer Loop Count Start Value (2D only) */
|
|
|
+#define DMA35_Y_MODIFY 0xFFC10018 /* DMA35 Outer Loop Address Increment (2D only) */
|
|
|
+#define DMA35_CURR_DESC_PTR 0xFFC10024 /* DMA35 Current Descriptor Pointer */
|
|
|
+#define DMA35_PREV_DESC_PTR 0xFFC10028 /* DMA35 Previous Initial Descriptor Pointer */
|
|
|
+#define DMA35_CURR_ADDR 0xFFC1002C /* DMA35 Current Address */
|
|
|
+#define DMA35_IRQ_STATUS 0xFFC10030 /* DMA35 Status Register */
|
|
|
+#define DMA35_CURR_X_COUNT 0xFFC10034 /* DMA35 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
+#define DMA35_CURR_Y_COUNT 0xFFC10038 /* DMA35 Current Row Count (2D only) */
|
|
|
+#define DMA35_BWL_COUNT 0xFFC10040 /* DMA35 Bandwidth Limit Count */
|
|
|
+#define DMA35_CURR_BWL_COUNT 0xFFC10044 /* DMA35 Bandwidth Limit Count Current */
|
|
|
+#define DMA35_BWM_COUNT 0xFFC10048 /* DMA35 Bandwidth Monitor Count */
|
|
|
+#define DMA35_CURR_BWM_COUNT 0xFFC1004C /* DMA35 Bandwidth Monitor Count Current */
|
|
|
+
|
|
|
+/* =========================
|
|
|
+ DMA36
|
|
|
+ ========================= */
|
|
|
+#define DMA36_NEXT_DESC_PTR 0xFFC10080 /* DMA36 Pointer to Next Initial Descriptor */
|
|
|
+#define DMA36_START_ADDR 0xFFC10084 /* DMA36 Start Address of Current Buffer */
|
|
|
+#define DMA36_CONFIG 0xFFC10088 /* DMA36 Configuration Register */
|
|
|
+#define DMA36_X_COUNT 0xFFC1008C /* DMA36 Inner Loop Count Start Value */
|
|
|
+#define DMA36_X_MODIFY 0xFFC10090 /* DMA36 Inner Loop Address Increment */
|
|
|
+#define DMA36_Y_COUNT 0xFFC10094 /* DMA36 Outer Loop Count Start Value (2D only) */
|
|
|
+#define DMA36_Y_MODIFY 0xFFC10098 /* DMA36 Outer Loop Address Increment (2D only) */
|
|
|
+#define DMA36_CURR_DESC_PTR 0xFFC100A4 /* DMA36 Current Descriptor Pointer */
|
|
|
+#define DMA36_PREV_DESC_PTR 0xFFC100A8 /* DMA36 Previous Initial Descriptor Pointer */
|
|
|
+#define DMA36_CURR_ADDR 0xFFC100AC /* DMA36 Current Address */
|
|
|
+#define DMA36_IRQ_STATUS 0xFFC100B0 /* DMA36 Status Register */
|
|
|
+#define DMA36_CURR_X_COUNT 0xFFC100B4 /* DMA36 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
+#define DMA36_CURR_Y_COUNT 0xFFC100B8 /* DMA36 Current Row Count (2D only) */
|
|
|
+#define DMA36_BWL_COUNT 0xFFC100C0 /* DMA36 Bandwidth Limit Count */
|
|
|
+#define DMA36_CURR_BWL_COUNT 0xFFC100C4 /* DMA36 Bandwidth Limit Count Current */
|
|
|
+#define DMA36_BWM_COUNT 0xFFC100C8 /* DMA36 Bandwidth Monitor Count */
|
|
|
+#define DMA36_CURR_BWM_COUNT 0xFFC100CC /* DMA36 Bandwidth Monitor Count Current */
|
|
|
+
|
|
|
+/* =========================
|
|
|
+ DMA37
|
|
|
+ ========================= */
|
|
|
+#define DMA37_NEXT_DESC_PTR 0xFFC10100 /* DMA37 Pointer to Next Initial Descriptor */
|
|
|
+#define DMA37_START_ADDR 0xFFC10104 /* DMA37 Start Address of Current Buffer */
|
|
|
+#define DMA37_CONFIG 0xFFC10108 /* DMA37 Configuration Register */
|
|
|
+#define DMA37_X_COUNT 0xFFC1010C /* DMA37 Inner Loop Count Start Value */
|
|
|
+#define DMA37_X_MODIFY 0xFFC10110 /* DMA37 Inner Loop Address Increment */
|
|
|
+#define DMA37_Y_COUNT 0xFFC10114 /* DMA37 Outer Loop Count Start Value (2D only) */
|
|
|
+#define DMA37_Y_MODIFY 0xFFC10118 /* DMA37 Outer Loop Address Increment (2D only) */
|
|
|
+#define DMA37_CURR_DESC_PTR 0xFFC10124 /* DMA37 Current Descriptor Pointer */
|
|
|
+#define DMA37_PREV_DESC_PTR 0xFFC10128 /* DMA37 Previous Initial Descriptor Pointer */
|
|
|
+#define DMA37_CURR_ADDR 0xFFC1012C /* DMA37 Current Address */
|
|
|
+#define DMA37_IRQ_STATUS 0xFFC10130 /* DMA37 Status Register */
|
|
|
+#define DMA37_CURR_X_COUNT 0xFFC10134 /* DMA37 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
+#define DMA37_CURR_Y_COUNT 0xFFC10138 /* DMA37 Current Row Count (2D only) */
|
|
|
+#define DMA37_BWL_COUNT 0xFFC10140 /* DMA37 Bandwidth Limit Count */
|
|
|
+#define DMA37_CURR_BWL_COUNT 0xFFC10144 /* DMA37 Bandwidth Limit Count Current */
|
|
|
+#define DMA37_BWM_COUNT 0xFFC10148 /* DMA37 Bandwidth Monitor Count */
|
|
|
+#define DMA37_CURR_BWM_COUNT 0xFFC1014C /* DMA37 Bandwidth Monitor Count Current */
|
|
|
+
|
|
|
+/* =========================
|
|
|
+ DMA38
|
|
|
+ ========================= */
|
|
|
+#define DMA38_NEXT_DESC_PTR 0xFFC12000 /* DMA38 Pointer to Next Initial Descriptor */
|
|
|
+#define DMA38_START_ADDR 0xFFC12004 /* DMA38 Start Address of Current Buffer */
|
|
|
+#define DMA38_CONFIG 0xFFC12008 /* DMA38 Configuration Register */
|
|
|
+#define DMA38_X_COUNT 0xFFC1200C /* DMA38 Inner Loop Count Start Value */
|
|
|
+#define DMA38_X_MODIFY 0xFFC12010 /* DMA38 Inner Loop Address Increment */
|
|
|
+#define DMA38_Y_COUNT 0xFFC12014 /* DMA38 Outer Loop Count Start Value (2D only) */
|
|
|
+#define DMA38_Y_MODIFY 0xFFC12018 /* DMA38 Outer Loop Address Increment (2D only) */
|
|
|
+#define DMA38_CURR_DESC_PTR 0xFFC12024 /* DMA38 Current Descriptor Pointer */
|
|
|
+#define DMA38_PREV_DESC_PTR 0xFFC12028 /* DMA38 Previous Initial Descriptor Pointer */
|
|
|
+#define DMA38_CURR_ADDR 0xFFC1202C /* DMA38 Current Address */
|
|
|
+#define DMA38_IRQ_STATUS 0xFFC12030 /* DMA38 Status Register */
|
|
|
+#define DMA38_CURR_X_COUNT 0xFFC12034 /* DMA38 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
+#define DMA38_CURR_Y_COUNT 0xFFC12038 /* DMA38 Current Row Count (2D only) */
|
|
|
+#define DMA38_BWL_COUNT 0xFFC12040 /* DMA38 Bandwidth Limit Count */
|
|
|
+#define DMA38_CURR_BWL_COUNT 0xFFC12044 /* DMA38 Bandwidth Limit Count Current */
|
|
|
+#define DMA38_BWM_COUNT 0xFFC12048 /* DMA38 Bandwidth Monitor Count */
|
|
|
+#define DMA38_CURR_BWM_COUNT 0xFFC1204C /* DMA38 Bandwidth Monitor Count Current */
|
|
|
+
|
|
|
+/* =========================
|
|
|
+ DMA39
|
|
|
+ ========================= */
|
|
|
+#define DMA39_NEXT_DESC_PTR 0xFFC12080 /* DMA39 Pointer to Next Initial Descriptor */
|
|
|
+#define DMA39_START_ADDR 0xFFC12084 /* DMA39 Start Address of Current Buffer */
|
|
|
+#define DMA39_CONFIG 0xFFC12088 /* DMA39 Configuration Register */
|
|
|
+#define DMA39_X_COUNT 0xFFC1208C /* DMA39 Inner Loop Count Start Value */
|
|
|
+#define DMA39_X_MODIFY 0xFFC12090 /* DMA39 Inner Loop Address Increment */
|
|
|
+#define DMA39_Y_COUNT 0xFFC12094 /* DMA39 Outer Loop Count Start Value (2D only) */
|
|
|
+#define DMA39_Y_MODIFY 0xFFC12098 /* DMA39 Outer Loop Address Increment (2D only) */
|
|
|
+#define DMA39_CURR_DESC_PTR 0xFFC120A4 /* DMA39 Current Descriptor Pointer */
|
|
|
+#define DMA39_PREV_DESC_PTR 0xFFC120A8 /* DMA39 Previous Initial Descriptor Pointer */
|
|
|
+#define DMA39_CURR_ADDR 0xFFC120AC /* DMA39 Current Address */
|
|
|
+#define DMA39_IRQ_STATUS 0xFFC120B0 /* DMA39 Status Register */
|
|
|
+#define DMA39_CURR_X_COUNT 0xFFC120B4 /* DMA39 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
+#define DMA39_CURR_Y_COUNT 0xFFC120B8 /* DMA39 Current Row Count (2D only) */
|
|
|
+#define DMA39_BWL_COUNT 0xFFC120C0 /* DMA39 Bandwidth Limit Count */
|
|
|
+#define DMA39_CURR_BWL_COUNT 0xFFC120C4 /* DMA39 Bandwidth Limit Count Current */
|
|
|
+#define DMA39_BWM_COUNT 0xFFC120C8 /* DMA39 Bandwidth Monitor Count */
|
|
|
+#define DMA39_CURR_BWM_COUNT 0xFFC120CC /* DMA39 Bandwidth Monitor Count Current */
|
|
|
+
|
|
|
+/* =========================
|
|
|
+ DMA40
|
|
|
+ ========================= */
|