|
@@ -190,3 +190,61 @@
|
|
|
/* If Memory Reads Are Enabled on SDH or HOSTDP, Other DMAC1 Peripherals Cannot Read */
|
|
|
#define ANOMALY_05000340 (__SILICON_REVISION__ < 1)
|
|
|
/* Boot Host Wait (HWAIT) and Boot Host Wait Alternate (HWAITA) Signals Are Swapped */
|
|
|
+#define ANOMALY_05000344 (__SILICON_REVISION__ < 1)
|
|
|
+/* USB Calibration Value Is Not Initialized */
|
|
|
+#define ANOMALY_05000346 (__SILICON_REVISION__ < 1)
|
|
|
+/* USB Calibration Value to use */
|
|
|
+#define ANOMALY_05000346_value 0x5411
|
|
|
+/* Preboot Routine Incorrectly Alters Reset Value of USB Register */
|
|
|
+#define ANOMALY_05000347 (__SILICON_REVISION__ < 1)
|
|
|
+/* Data Lost when Core Reads SDH Data FIFO */
|
|
|
+#define ANOMALY_05000349 (__SILICON_REVISION__ < 1)
|
|
|
+/* PLL Status Register Is Inaccurate */
|
|
|
+#define ANOMALY_05000351 (__SILICON_REVISION__ < 1)
|
|
|
+/* Regulator Programming Blocked when Hibernate Wakeup Source Remains Active */
|
|
|
+#define ANOMALY_05000355 (__SILICON_REVISION__ < 1)
|
|
|
+/* System Stalled During A Core Access To AMC While A Core Access To NFC FIFO Is Required */
|
|
|
+#define ANOMALY_05000356 (__SILICON_REVISION__ < 1)
|
|
|
+/* WURESET Bit In SYSCR Register Does Not Properly Indicate Hibernate Wake-Up */
|
|
|
+#define ANOMALY_05000367 (__SILICON_REVISION__ < 1)
|
|
|
+/* Default PLL MSEL and SSEL Settings Can Cause 400MHz Product To Violate Specifications */
|
|
|
+#define ANOMALY_05000370 (__SILICON_REVISION__ < 1)
|
|
|
+/* USB DP/DM Data Pins May Lose State When Entering Hibernate */
|
|
|
+#define ANOMALY_05000372 (__SILICON_REVISION__ < 1)
|
|
|
+/* 8-Bit NAND Flash Boot Mode Not Functional */
|
|
|
+#define ANOMALY_05000382 (__SILICON_REVISION__ < 1)
|
|
|
+/* Boot from OTP Memory Not Functional */
|
|
|
+#define ANOMALY_05000385 (__SILICON_REVISION__ < 1)
|
|
|
+/* bfrom_SysControl() Firmware Routine Not Functional */
|
|
|
+#define ANOMALY_05000386 (__SILICON_REVISION__ < 1)
|
|
|
+/* Programmable Preboot Settings Not Functional */
|
|
|
+#define ANOMALY_05000387 (__SILICON_REVISION__ < 1)
|
|
|
+/* CRC32 Checksum Support Not Functional */
|
|
|
+#define ANOMALY_05000388 (__SILICON_REVISION__ < 1)
|
|
|
+/* Reset Vector Must Not Be in SDRAM Memory Space */
|
|
|
+#define ANOMALY_05000389 (__SILICON_REVISION__ < 1)
|
|
|
+/* Changed Meaning of BCODE Field in SYSCR Register */
|
|
|
+#define ANOMALY_05000390 (__SILICON_REVISION__ < 1)
|
|
|
+/* Repeated Boot from Page-Mode or Burst-Mode Flash Memory May Fail */
|
|
|
+#define ANOMALY_05000391 (__SILICON_REVISION__ < 1)
|
|
|
+/* pTempCurrent Not Present in ADI_BOOT_DATA Structure */
|
|
|
+#define ANOMALY_05000392 (__SILICON_REVISION__ < 1)
|
|
|
+/* Deprecated Value of dTempByteCount in ADI_BOOT_DATA Structure */
|
|
|
+#define ANOMALY_05000393 (__SILICON_REVISION__ < 1)
|
|
|
+/* Log Buffer Not Functional */
|
|
|
+#define ANOMALY_05000394 (__SILICON_REVISION__ < 1)
|
|
|
+/* Hook Routine Not Functional */
|
|
|
+#define ANOMALY_05000395 (__SILICON_REVISION__ < 1)
|
|
|
+/* Header Indirect Bit Not Functional */
|
|
|
+#define ANOMALY_05000396 (__SILICON_REVISION__ < 1)
|
|
|
+/* BK_ONES, BK_ZEROS, and BK_DATECODE Constants Not Functional */
|
|
|
+#define ANOMALY_05000397 (__SILICON_REVISION__ < 1)
|
|
|
+/* OTP Write Accesses Not Supported */
|
|
|
+#define ANOMALY_05000442 (__SILICON_REVISION__ < 1)
|
|
|
+/* Incorrect Default Hysteresis Setting for RESET, NMI, and BMODE Signals */
|
|
|
+#define ANOMALY_05000452 (__SILICON_REVISION__ < 1)
|
|
|
+
|
|
|
+/* Anomalies that don't exist on this proc */
|
|
|
+#define ANOMALY_05000099 (0)
|
|
|
+#define ANOMALY_05000120 (0)
|
|
|
+#define ANOMALY_05000125 (0)
|