|
@@ -2347,3 +2347,82 @@
|
|
/* =========================
|
|
/* =========================
|
|
DMA40
|
|
DMA40
|
|
========================= */
|
|
========================= */
|
|
|
|
+#define DMA40_NEXT_DESC_PTR 0xFFC12100 /* DMA40 Pointer to Next Initial Descriptor */
|
|
|
|
+#define DMA40_START_ADDR 0xFFC12104 /* DMA40 Start Address of Current Buffer */
|
|
|
|
+#define DMA40_CONFIG 0xFFC12108 /* DMA40 Configuration Register */
|
|
|
|
+#define DMA40_X_COUNT 0xFFC1210C /* DMA40 Inner Loop Count Start Value */
|
|
|
|
+#define DMA40_X_MODIFY 0xFFC12110 /* DMA40 Inner Loop Address Increment */
|
|
|
|
+#define DMA40_Y_COUNT 0xFFC12114 /* DMA40 Outer Loop Count Start Value (2D only) */
|
|
|
|
+#define DMA40_Y_MODIFY 0xFFC12118 /* DMA40 Outer Loop Address Increment (2D only) */
|
|
|
|
+#define DMA40_CURR_DESC_PTR 0xFFC12124 /* DMA40 Current Descriptor Pointer */
|
|
|
|
+#define DMA40_PREV_DESC_PTR 0xFFC12128 /* DMA40 Previous Initial Descriptor Pointer */
|
|
|
|
+#define DMA40_CURR_ADDR 0xFFC1212C /* DMA40 Current Address */
|
|
|
|
+#define DMA40_IRQ_STATUS 0xFFC12130 /* DMA40 Status Register */
|
|
|
|
+#define DMA40_CURR_X_COUNT 0xFFC12134 /* DMA40 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
|
+#define DMA40_CURR_Y_COUNT 0xFFC12138 /* DMA40 Current Row Count (2D only) */
|
|
|
|
+#define DMA40_BWL_COUNT 0xFFC12140 /* DMA40 Bandwidth Limit Count */
|
|
|
|
+#define DMA40_CURR_BWL_COUNT 0xFFC12144 /* DMA40 Bandwidth Limit Count Current */
|
|
|
|
+#define DMA40_BWM_COUNT 0xFFC12148 /* DMA40 Bandwidth Monitor Count */
|
|
|
|
+#define DMA40_CURR_BWM_COUNT 0xFFC1214C /* DMA40 Bandwidth Monitor Count Current */
|
|
|
|
+
|
|
|
|
+/* =========================
|
|
|
|
+ DMA41
|
|
|
|
+ ========================= */
|
|
|
|
+#define DMA41_NEXT_DESC_PTR 0xFFC12180 /* DMA41 Pointer to Next Initial Descriptor */
|
|
|
|
+#define DMA41_START_ADDR 0xFFC12184 /* DMA41 Start Address of Current Buffer */
|
|
|
|
+#define DMA41_CONFIG 0xFFC12188 /* DMA41 Configuration Register */
|
|
|
|
+#define DMA41_X_COUNT 0xFFC1218C /* DMA41 Inner Loop Count Start Value */
|
|
|
|
+#define DMA41_X_MODIFY 0xFFC12190 /* DMA41 Inner Loop Address Increment */
|
|
|
|
+#define DMA41_Y_COUNT 0xFFC12194 /* DMA41 Outer Loop Count Start Value (2D only) */
|
|
|
|
+#define DMA41_Y_MODIFY 0xFFC12198 /* DMA41 Outer Loop Address Increment (2D only) */
|
|
|
|
+#define DMA41_CURR_DESC_PTR 0xFFC121A4 /* DMA41 Current Descriptor Pointer */
|
|
|
|
+#define DMA41_PREV_DESC_PTR 0xFFC121A8 /* DMA41 Previous Initial Descriptor Pointer */
|
|
|
|
+#define DMA41_CURR_ADDR 0xFFC121AC /* DMA41 Current Address */
|
|
|
|
+#define DMA41_IRQ_STATUS 0xFFC121B0 /* DMA41 Status Register */
|
|
|
|
+#define DMA41_CURR_X_COUNT 0xFFC121B4 /* DMA41 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
|
+#define DMA41_CURR_Y_COUNT 0xFFC121B8 /* DMA41 Current Row Count (2D only) */
|
|
|
|
+#define DMA41_BWL_COUNT 0xFFC121C0 /* DMA41 Bandwidth Limit Count */
|
|
|
|
+#define DMA41_CURR_BWL_COUNT 0xFFC121C4 /* DMA41 Bandwidth Limit Count Current */
|
|
|
|
+#define DMA41_BWM_COUNT 0xFFC121C8 /* DMA41 Bandwidth Monitor Count */
|
|
|
|
+#define DMA41_CURR_BWM_COUNT 0xFFC121CC /* DMA41 Bandwidth Monitor Count Current */
|
|
|
|
+
|
|
|
|
+/* =========================
|
|
|
|
+ DMA42
|
|
|
|
+ ========================= */
|
|
|
|
+#define DMA42_NEXT_DESC_PTR 0xFFC14000 /* DMA42 Pointer to Next Initial Descriptor */
|
|
|
|
+#define DMA42_START_ADDR 0xFFC14004 /* DMA42 Start Address of Current Buffer */
|
|
|
|
+#define DMA42_CONFIG 0xFFC14008 /* DMA42 Configuration Register */
|
|
|
|
+#define DMA42_X_COUNT 0xFFC1400C /* DMA42 Inner Loop Count Start Value */
|
|
|
|
+#define DMA42_X_MODIFY 0xFFC14010 /* DMA42 Inner Loop Address Increment */
|
|
|
|
+#define DMA42_Y_COUNT 0xFFC14014 /* DMA42 Outer Loop Count Start Value (2D only) */
|
|
|
|
+#define DMA42_Y_MODIFY 0xFFC14018 /* DMA42 Outer Loop Address Increment (2D only) */
|
|
|
|
+#define DMA42_CURR_DESC_PTR 0xFFC14024 /* DMA42 Current Descriptor Pointer */
|
|
|
|
+#define DMA42_PREV_DESC_PTR 0xFFC14028 /* DMA42 Previous Initial Descriptor Pointer */
|
|
|
|
+#define DMA42_CURR_ADDR 0xFFC1402C /* DMA42 Current Address */
|
|
|
|
+#define DMA42_IRQ_STATUS 0xFFC14030 /* DMA42 Status Register */
|
|
|
|
+#define DMA42_CURR_X_COUNT 0xFFC14034 /* DMA42 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
|
+#define DMA42_CURR_Y_COUNT 0xFFC14038 /* DMA42 Current Row Count (2D only) */
|
|
|
|
+#define DMA42_BWL_COUNT 0xFFC14040 /* DMA42 Bandwidth Limit Count */
|
|
|
|
+#define DMA42_CURR_BWL_COUNT 0xFFC14044 /* DMA42 Bandwidth Limit Count Current */
|
|
|
|
+#define DMA42_BWM_COUNT 0xFFC14048 /* DMA42 Bandwidth Monitor Count */
|
|
|
|
+#define DMA42_CURR_BWM_COUNT 0xFFC1404C /* DMA42 Bandwidth Monitor Count Current */
|
|
|
|
+
|
|
|
|
+/* =========================
|
|
|
|
+ DMA43
|
|
|
|
+ ========================= */
|
|
|
|
+#define DMA43_NEXT_DESC_PTR 0xFFC14080 /* DMA43 Pointer to Next Initial Descriptor */
|
|
|
|
+#define DMA43_START_ADDR 0xFFC14084 /* DMA43 Start Address of Current Buffer */
|
|
|
|
+#define DMA43_CONFIG 0xFFC14088 /* DMA43 Configuration Register */
|
|
|
|
+#define DMA43_X_COUNT 0xFFC1408C /* DMA43 Inner Loop Count Start Value */
|
|
|
|
+#define DMA43_X_MODIFY 0xFFC14090 /* DMA43 Inner Loop Address Increment */
|
|
|
|
+#define DMA43_Y_COUNT 0xFFC14094 /* DMA43 Outer Loop Count Start Value (2D only) */
|
|
|
|
+#define DMA43_Y_MODIFY 0xFFC14098 /* DMA43 Outer Loop Address Increment (2D only) */
|
|
|
|
+#define DMA43_CURR_DESC_PTR 0xFFC140A4 /* DMA43 Current Descriptor Pointer */
|
|
|
|
+#define DMA43_PREV_DESC_PTR 0xFFC140A8 /* DMA43 Previous Initial Descriptor Pointer */
|
|
|
|
+#define DMA43_CURR_ADDR 0xFFC140AC /* DMA43 Current Address */
|
|
|
|
+#define DMA43_IRQ_STATUS 0xFFC140B0 /* DMA43 Status Register */
|
|
|
|
+#define DMA43_CURR_X_COUNT 0xFFC140B4 /* DMA43 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
|
+#define DMA43_CURR_Y_COUNT 0xFFC140B8 /* DMA43 Current Row Count (2D only) */
|
|
|
|
+#define DMA43_BWL_COUNT 0xFFC140C0 /* DMA43 Bandwidth Limit Count */
|
|
|
|
+#define DMA43_CURR_BWL_COUNT 0xFFC140C4 /* DMA43 Bandwidth Limit Count Current */
|
|
|
|
+#define DMA43_BWM_COUNT 0xFFC140C8 /* DMA43 Bandwidth Monitor Count */
|