|  | @@ -210,3 +210,185 @@ static unsigned long clk_pwm_tdiv_round_rate(struct clk *clk,
 | 
	
		
			
				|  |  |  }
 | 
	
		
			
				|  |  |  
 | 
	
		
			
				|  |  |  static unsigned long clk_pwm_tdiv_bits(struct pwm_tdiv_clk *divclk)
 | 
	
		
			
				|  |  | +{
 | 
	
		
			
				|  |  | +	return pwm_tdiv_div_bits(divclk->divisor);
 | 
	
		
			
				|  |  | +}
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static void clk_pwm_tdiv_update(struct pwm_tdiv_clk *divclk)
 | 
	
		
			
				|  |  | +{
 | 
	
		
			
				|  |  | +	unsigned long tcfg1 = __raw_readl(S3C2410_TCFG1);
 | 
	
		
			
				|  |  | +	unsigned long bits = clk_pwm_tdiv_bits(divclk);
 | 
	
		
			
				|  |  | +	unsigned long flags;
 | 
	
		
			
				|  |  | +	unsigned long shift =  S3C2410_TCFG1_SHIFT(divclk->clk.id);
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	local_irq_save(flags);
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	tcfg1 = __raw_readl(S3C2410_TCFG1);
 | 
	
		
			
				|  |  | +	tcfg1 &= ~(S3C2410_TCFG1_MUX_MASK << shift);
 | 
	
		
			
				|  |  | +	tcfg1 |= bits << shift;
 | 
	
		
			
				|  |  | +	__raw_writel(tcfg1, S3C2410_TCFG1);
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	local_irq_restore(flags);
 | 
	
		
			
				|  |  | +}
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static int clk_pwm_tdiv_set_rate(struct clk *clk, unsigned long rate)
 | 
	
		
			
				|  |  | +{
 | 
	
		
			
				|  |  | +	struct pwm_tdiv_clk *divclk = to_tdiv(clk);
 | 
	
		
			
				|  |  | +	unsigned long tcfg1 = __raw_readl(S3C2410_TCFG1);
 | 
	
		
			
				|  |  | +	unsigned long parent_rate = clk_get_rate(clk->parent);
 | 
	
		
			
				|  |  | +	unsigned long divisor;
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	tcfg1 >>= S3C2410_TCFG1_SHIFT(clk->id);
 | 
	
		
			
				|  |  | +	tcfg1 &= S3C2410_TCFG1_MUX_MASK;
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	rate = clk_round_rate(clk, rate);
 | 
	
		
			
				|  |  | +	divisor = parent_rate / rate;
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	if (divisor > 16)
 | 
	
		
			
				|  |  | +		return -EINVAL;
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	divclk->divisor = divisor;
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	/* Update the current MUX settings if we are currently
 | 
	
		
			
				|  |  | +	 * selected as the clock source for this clock. */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	if (!pwm_cfg_src_is_tclk(tcfg1))
 | 
	
		
			
				|  |  | +		clk_pwm_tdiv_update(divclk);
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	return 0;
 | 
	
		
			
				|  |  | +}
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static struct clk_ops clk_tdiv_ops = {
 | 
	
		
			
				|  |  | +	.get_rate	= clk_pwm_tdiv_get_rate,
 | 
	
		
			
				|  |  | +	.set_rate	= clk_pwm_tdiv_set_rate,
 | 
	
		
			
				|  |  | +	.round_rate	= clk_pwm_tdiv_round_rate,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static struct pwm_tdiv_clk clk_timer_tdiv[] = {
 | 
	
		
			
				|  |  | +	[0]	= {
 | 
	
		
			
				|  |  | +		.clk	= {
 | 
	
		
			
				|  |  | +			.name	= "pwm-tdiv",
 | 
	
		
			
				|  |  | +			.devname	= "s3c24xx-pwm.0",
 | 
	
		
			
				|  |  | +			.ops	= &clk_tdiv_ops,
 | 
	
		
			
				|  |  | +			.parent	= &clk_timer_scaler[0],
 | 
	
		
			
				|  |  | +		},
 | 
	
		
			
				|  |  | +	},
 | 
	
		
			
				|  |  | +	[1]	= {
 | 
	
		
			
				|  |  | +		.clk	= {
 | 
	
		
			
				|  |  | +			.name	= "pwm-tdiv",
 | 
	
		
			
				|  |  | +			.devname	= "s3c24xx-pwm.1",
 | 
	
		
			
				|  |  | +			.ops	= &clk_tdiv_ops,
 | 
	
		
			
				|  |  | +			.parent	= &clk_timer_scaler[0],
 | 
	
		
			
				|  |  | +		}
 | 
	
		
			
				|  |  | +	},
 | 
	
		
			
				|  |  | +	[2]	= {
 | 
	
		
			
				|  |  | +		.clk	= {
 | 
	
		
			
				|  |  | +			.name	= "pwm-tdiv",
 | 
	
		
			
				|  |  | +			.devname	= "s3c24xx-pwm.2",
 | 
	
		
			
				|  |  | +			.ops	= &clk_tdiv_ops,
 | 
	
		
			
				|  |  | +			.parent	= &clk_timer_scaler[1],
 | 
	
		
			
				|  |  | +		},
 | 
	
		
			
				|  |  | +	},
 | 
	
		
			
				|  |  | +	[3]	= {
 | 
	
		
			
				|  |  | +		.clk	= {
 | 
	
		
			
				|  |  | +			.name	= "pwm-tdiv",
 | 
	
		
			
				|  |  | +			.devname	= "s3c24xx-pwm.3",
 | 
	
		
			
				|  |  | +			.ops	= &clk_tdiv_ops,
 | 
	
		
			
				|  |  | +			.parent	= &clk_timer_scaler[1],
 | 
	
		
			
				|  |  | +		},
 | 
	
		
			
				|  |  | +	},
 | 
	
		
			
				|  |  | +	[4]	= {
 | 
	
		
			
				|  |  | +		.clk	= {
 | 
	
		
			
				|  |  | +			.name	= "pwm-tdiv",
 | 
	
		
			
				|  |  | +			.devname	= "s3c24xx-pwm.4",
 | 
	
		
			
				|  |  | +			.ops	= &clk_tdiv_ops,
 | 
	
		
			
				|  |  | +			.parent	= &clk_timer_scaler[1],
 | 
	
		
			
				|  |  | +		},
 | 
	
		
			
				|  |  | +	},
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static int __init clk_pwm_tdiv_register(unsigned int id)
 | 
	
		
			
				|  |  | +{
 | 
	
		
			
				|  |  | +	struct pwm_tdiv_clk *divclk = &clk_timer_tdiv[id];
 | 
	
		
			
				|  |  | +	unsigned long tcfg1 = __raw_readl(S3C2410_TCFG1);
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	tcfg1 >>= S3C2410_TCFG1_SHIFT(id);
 | 
	
		
			
				|  |  | +	tcfg1 &= S3C2410_TCFG1_MUX_MASK;
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	divclk->clk.id = id;
 | 
	
		
			
				|  |  | +	divclk->divisor = tcfg_to_divisor(tcfg1);
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	return s3c24xx_register_clock(&divclk->clk);
 | 
	
		
			
				|  |  | +}
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static inline struct clk *s3c24xx_pwmclk_tclk(unsigned int id)
 | 
	
		
			
				|  |  | +{
 | 
	
		
			
				|  |  | +	return (id >= 2) ? &clk_timer_tclk[1] : &clk_timer_tclk[0];
 | 
	
		
			
				|  |  | +}
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static inline struct clk *s3c24xx_pwmclk_tdiv(unsigned int id)
 | 
	
		
			
				|  |  | +{
 | 
	
		
			
				|  |  | +	return &clk_timer_tdiv[id].clk;
 | 
	
		
			
				|  |  | +}
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static int clk_pwm_tin_set_parent(struct clk *clk, struct clk *parent)
 | 
	
		
			
				|  |  | +{
 | 
	
		
			
				|  |  | +	unsigned int id = clk->id;
 | 
	
		
			
				|  |  | +	unsigned long tcfg1;
 | 
	
		
			
				|  |  | +	unsigned long flags;
 | 
	
		
			
				|  |  | +	unsigned long bits;
 | 
	
		
			
				|  |  | +	unsigned long shift = S3C2410_TCFG1_SHIFT(id);
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	unsigned long mux_tclk;
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	if (soc_is_s3c24xx())
 | 
	
		
			
				|  |  | +		mux_tclk = S3C2410_TCFG1_MUX_TCLK;
 | 
	
		
			
				|  |  | +	else if (soc_is_s5p6440() || soc_is_s5p6450())
 | 
	
		
			
				|  |  | +		mux_tclk = 0;
 | 
	
		
			
				|  |  | +	else
 | 
	
		
			
				|  |  | +		mux_tclk = S3C64XX_TCFG1_MUX_TCLK;
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	if (parent == s3c24xx_pwmclk_tclk(id))
 | 
	
		
			
				|  |  | +		bits = mux_tclk << shift;
 | 
	
		
			
				|  |  | +	else if (parent == s3c24xx_pwmclk_tdiv(id))
 | 
	
		
			
				|  |  | +		bits = clk_pwm_tdiv_bits(to_tdiv(parent)) << shift;
 | 
	
		
			
				|  |  | +	else
 | 
	
		
			
				|  |  | +		return -EINVAL;
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	clk->parent = parent;
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	local_irq_save(flags);
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	tcfg1 = __raw_readl(S3C2410_TCFG1);
 | 
	
		
			
				|  |  | +	tcfg1 &= ~(S3C2410_TCFG1_MUX_MASK << shift);
 | 
	
		
			
				|  |  | +	__raw_writel(tcfg1 | bits, S3C2410_TCFG1);
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	local_irq_restore(flags);
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +	return 0;
 | 
	
		
			
				|  |  | +}
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static struct clk_ops clk_tin_ops = {
 | 
	
		
			
				|  |  | +	.set_parent	= clk_pwm_tin_set_parent,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static struct clk clk_tin[] = {
 | 
	
		
			
				|  |  | +	[0]	= {
 | 
	
		
			
				|  |  | +		.name	= "pwm-tin",
 | 
	
		
			
				|  |  | +		.devname	= "s3c24xx-pwm.0",
 | 
	
		
			
				|  |  | +		.id	= 0,
 | 
	
		
			
				|  |  | +		.ops	= &clk_tin_ops,
 | 
	
		
			
				|  |  | +	},
 | 
	
		
			
				|  |  | +	[1]	= {
 | 
	
		
			
				|  |  | +		.name	= "pwm-tin",
 | 
	
		
			
				|  |  | +		.devname	= "s3c24xx-pwm.1",
 | 
	
		
			
				|  |  | +		.id	= 1,
 | 
	
		
			
				|  |  | +		.ops	= &clk_tin_ops,
 | 
	
		
			
				|  |  | +	},
 | 
	
		
			
				|  |  | +	[2]	= {
 | 
	
		
			
				|  |  | +		.name	= "pwm-tin",
 | 
	
		
			
				|  |  | +		.devname	= "s3c24xx-pwm.2",
 | 
	
		
			
				|  |  | +		.id	= 2,
 | 
	
		
			
				|  |  | +		.ops	= &clk_tin_ops,
 | 
	
		
			
				|  |  | +	},
 | 
	
		
			
				|  |  | +	[3]	= {
 |