|  | @@ -179,3 +179,101 @@
 | 
	
		
			
				|  |  |  /* CM_ICLKEN2_CORE */
 | 
	
		
			
				|  |  |  #define OMAP3430_EN_PKA_MASK				(1 << 4)
 | 
	
		
			
				|  |  |  #define OMAP3430_EN_PKA_SHIFT				4
 | 
	
		
			
				|  |  | +#define OMAP3430_EN_AES1_MASK				(1 << 3)
 | 
	
		
			
				|  |  | +#define OMAP3430_EN_AES1_SHIFT				3
 | 
	
		
			
				|  |  | +#define OMAP3430_EN_RNG_MASK				(1 << 2)
 | 
	
		
			
				|  |  | +#define OMAP3430_EN_RNG_SHIFT				2
 | 
	
		
			
				|  |  | +#define OMAP3430_EN_SHA11_MASK				(1 << 1)
 | 
	
		
			
				|  |  | +#define OMAP3430_EN_SHA11_SHIFT				1
 | 
	
		
			
				|  |  | +#define OMAP3430_EN_DES1_MASK				(1 << 0)
 | 
	
		
			
				|  |  | +#define OMAP3430_EN_DES1_SHIFT				0
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* CM_ICLKEN3_CORE */
 | 
	
		
			
				|  |  | +#define OMAP3430_EN_MAD2D_SHIFT				3
 | 
	
		
			
				|  |  | +#define OMAP3430_EN_MAD2D_MASK				(1 << 3)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* CM_FCLKEN3_CORE specific bits */
 | 
	
		
			
				|  |  | +#define OMAP3430ES2_EN_TS_SHIFT				1
 | 
	
		
			
				|  |  | +#define OMAP3430ES2_EN_TS_MASK				(1 << 1)
 | 
	
		
			
				|  |  | +#define OMAP3430ES2_EN_CPEFUSE_SHIFT			0
 | 
	
		
			
				|  |  | +#define OMAP3430ES2_EN_CPEFUSE_MASK			(1 << 0)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* CM_IDLEST1_CORE specific bits */
 | 
	
		
			
				|  |  | +#define OMAP3430ES2_ST_MMC3_SHIFT			30
 | 
	
		
			
				|  |  | +#define OMAP3430ES2_ST_MMC3_MASK			(1 << 30)
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_ICR_SHIFT				29
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_ICR_MASK				(1 << 29)
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_AES2_SHIFT				28
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_AES2_MASK				(1 << 28)
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_SHA12_SHIFT				27
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_SHA12_MASK				(1 << 27)
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_DES2_SHIFT				26
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_DES2_MASK				(1 << 26)
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_MSPRO_SHIFT				23
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_MSPRO_MASK				(1 << 23)
 | 
	
		
			
				|  |  | +#define AM35XX_ST_UART4_SHIFT				23
 | 
	
		
			
				|  |  | +#define AM35XX_ST_UART4_MASK				(1 << 23)
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_HDQ_SHIFT				22
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_HDQ_MASK				(1 << 22)
 | 
	
		
			
				|  |  | +#define OMAP3430ES1_ST_FAC_SHIFT			8
 | 
	
		
			
				|  |  | +#define OMAP3430ES1_ST_FAC_MASK				(1 << 8)
 | 
	
		
			
				|  |  | +#define OMAP3430ES2_ST_SSI_IDLE_SHIFT			8
 | 
	
		
			
				|  |  | +#define OMAP3430ES2_ST_SSI_IDLE_MASK			(1 << 8)
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_MAILBOXES_SHIFT			7
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_MAILBOXES_MASK			(1 << 7)
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_OMAPCTRL_SHIFT			6
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_OMAPCTRL_MASK			(1 << 6)
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_SAD2D_SHIFT				3
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_SAD2D_MASK				(1 << 3)
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_SDMA_SHIFT				2
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_SDMA_MASK				(1 << 2)
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_SDRC_SHIFT				1
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_SDRC_MASK				(1 << 1)
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_SSI_STDBY_SHIFT			0
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_SSI_STDBY_MASK			(1 << 0)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* AM35xx specific CM_IDLEST1_CORE bits */
 | 
	
		
			
				|  |  | +#define AM35XX_ST_IPSS_SHIFT				5
 | 
	
		
			
				|  |  | +#define AM35XX_ST_IPSS_MASK 				(1 << 5)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* CM_IDLEST2_CORE */
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_PKA_SHIFT				4
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_PKA_MASK				(1 << 4)
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_AES1_SHIFT				3
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_AES1_MASK				(1 << 3)
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_RNG_SHIFT				2
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_RNG_MASK				(1 << 2)
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_SHA11_SHIFT				1
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_SHA11_MASK				(1 << 1)
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_DES1_SHIFT				0
 | 
	
		
			
				|  |  | +#define OMAP3430_ST_DES1_MASK				(1 << 0)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* CM_IDLEST3_CORE */
 | 
	
		
			
				|  |  | +#define OMAP3430ES2_ST_USBTLL_SHIFT			2
 | 
	
		
			
				|  |  | +#define OMAP3430ES2_ST_USBTLL_MASK			(1 << 2)
 | 
	
		
			
				|  |  | +#define OMAP3430ES2_ST_CPEFUSE_SHIFT			0
 | 
	
		
			
				|  |  | +#define OMAP3430ES2_ST_CPEFUSE_MASK			(1 << 0)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* CM_AUTOIDLE1_CORE */
 | 
	
		
			
				|  |  | +#define OMAP3430_AUTO_MODEM_MASK			(1 << 31)
 | 
	
		
			
				|  |  | +#define OMAP3430_AUTO_MODEM_SHIFT			31
 | 
	
		
			
				|  |  | +#define OMAP3430ES2_AUTO_MMC3_MASK			(1 << 30)
 | 
	
		
			
				|  |  | +#define OMAP3430ES2_AUTO_MMC3_SHIFT			30
 | 
	
		
			
				|  |  | +#define OMAP3430ES2_AUTO_ICR_MASK			(1 << 29)
 | 
	
		
			
				|  |  | +#define OMAP3430ES2_AUTO_ICR_SHIFT			29
 | 
	
		
			
				|  |  | +#define OMAP3430_AUTO_AES2_MASK				(1 << 28)
 | 
	
		
			
				|  |  | +#define OMAP3430_AUTO_AES2_SHIFT			28
 | 
	
		
			
				|  |  | +#define OMAP3430_AUTO_SHA12_MASK			(1 << 27)
 | 
	
		
			
				|  |  | +#define OMAP3430_AUTO_SHA12_SHIFT			27
 | 
	
		
			
				|  |  | +#define OMAP3430_AUTO_DES2_MASK				(1 << 26)
 | 
	
		
			
				|  |  | +#define OMAP3430_AUTO_DES2_SHIFT			26
 | 
	
		
			
				|  |  | +#define OMAP3430_AUTO_MMC2_MASK				(1 << 25)
 | 
	
		
			
				|  |  | +#define OMAP3430_AUTO_MMC2_SHIFT			25
 | 
	
		
			
				|  |  | +#define OMAP3430_AUTO_MMC1_MASK				(1 << 24)
 | 
	
		
			
				|  |  | +#define OMAP3430_AUTO_MMC1_SHIFT			24
 | 
	
		
			
				|  |  | +#define OMAP3430_AUTO_MSPRO_MASK			(1 << 23)
 | 
	
		
			
				|  |  | +#define OMAP3430_AUTO_MSPRO_SHIFT			23
 | 
	
		
			
				|  |  | +#define OMAP3430_AUTO_HDQ_MASK				(1 << 22)
 | 
	
		
			
				|  |  | +#define OMAP3430_AUTO_HDQ_SHIFT				22
 | 
	
		
			
				|  |  | +#define OMAP3430_AUTO_MCSPI4_MASK			(1 << 21)
 | 
	
		
			
				|  |  | +#define OMAP3430_AUTO_MCSPI4_SHIFT			21
 |