|  | @@ -416,3 +416,166 @@ static struct omap_hwmod omap2430_mcbsp4_hwmod = {
 | 
	
		
			
				|  |  |  
 | 
	
		
			
				|  |  |  /* mcbsp5 */
 | 
	
		
			
				|  |  |  static struct omap_hwmod_irq_info omap2430_mcbsp5_irqs[] = {
 | 
	
		
			
				|  |  | +	{ .name = "tx",		.irq = 81 + OMAP_INTC_START, },
 | 
	
		
			
				|  |  | +	{ .name = "rx",		.irq = 82 + OMAP_INTC_START, },
 | 
	
		
			
				|  |  | +	{ .name = "common",	.irq = 19 + OMAP_INTC_START, },
 | 
	
		
			
				|  |  | +	{ .irq = -1 },
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static struct omap_hwmod_dma_info omap2430_mcbsp5_sdma_chs[] = {
 | 
	
		
			
				|  |  | +	{ .name = "rx", .dma_req = 22 },
 | 
	
		
			
				|  |  | +	{ .name = "tx", .dma_req = 21 },
 | 
	
		
			
				|  |  | +	{ .dma_req = -1 }
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static struct omap_hwmod omap2430_mcbsp5_hwmod = {
 | 
	
		
			
				|  |  | +	.name		= "mcbsp5",
 | 
	
		
			
				|  |  | +	.class		= &omap2430_mcbsp_hwmod_class,
 | 
	
		
			
				|  |  | +	.mpu_irqs	= omap2430_mcbsp5_irqs,
 | 
	
		
			
				|  |  | +	.sdma_reqs	= omap2430_mcbsp5_sdma_chs,
 | 
	
		
			
				|  |  | +	.main_clk	= "mcbsp5_fck",
 | 
	
		
			
				|  |  | +	.prcm		= {
 | 
	
		
			
				|  |  | +		.omap2 = {
 | 
	
		
			
				|  |  | +			.prcm_reg_id = 1,
 | 
	
		
			
				|  |  | +			.module_bit = OMAP2430_EN_MCBSP5_SHIFT,
 | 
	
		
			
				|  |  | +			.module_offs = CORE_MOD,
 | 
	
		
			
				|  |  | +			.idlest_reg_id = 2,
 | 
	
		
			
				|  |  | +			.idlest_idle_bit = OMAP2430_ST_MCBSP5_SHIFT,
 | 
	
		
			
				|  |  | +		},
 | 
	
		
			
				|  |  | +	},
 | 
	
		
			
				|  |  | +	.opt_clks	= mcbsp_opt_clks,
 | 
	
		
			
				|  |  | +	.opt_clks_cnt	= ARRAY_SIZE(mcbsp_opt_clks),
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* MMC/SD/SDIO common */
 | 
	
		
			
				|  |  | +static struct omap_hwmod_class_sysconfig omap2430_mmc_sysc = {
 | 
	
		
			
				|  |  | +	.rev_offs	= 0x1fc,
 | 
	
		
			
				|  |  | +	.sysc_offs	= 0x10,
 | 
	
		
			
				|  |  | +	.syss_offs	= 0x14,
 | 
	
		
			
				|  |  | +	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
 | 
	
		
			
				|  |  | +			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
 | 
	
		
			
				|  |  | +			   SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
 | 
	
		
			
				|  |  | +	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
 | 
	
		
			
				|  |  | +	.sysc_fields    = &omap_hwmod_sysc_type1,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static struct omap_hwmod_class omap2430_mmc_class = {
 | 
	
		
			
				|  |  | +	.name = "mmc",
 | 
	
		
			
				|  |  | +	.sysc = &omap2430_mmc_sysc,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* MMC/SD/SDIO1 */
 | 
	
		
			
				|  |  | +static struct omap_hwmod_irq_info omap2430_mmc1_mpu_irqs[] = {
 | 
	
		
			
				|  |  | +	{ .irq = 83 + OMAP_INTC_START, },
 | 
	
		
			
				|  |  | +	{ .irq = -1 },
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static struct omap_hwmod_dma_info omap2430_mmc1_sdma_reqs[] = {
 | 
	
		
			
				|  |  | +	{ .name = "tx",	.dma_req = 61 }, /* DMA_MMC1_TX */
 | 
	
		
			
				|  |  | +	{ .name = "rx",	.dma_req = 62 }, /* DMA_MMC1_RX */
 | 
	
		
			
				|  |  | +	{ .dma_req = -1 }
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static struct omap_hwmod_opt_clk omap2430_mmc1_opt_clks[] = {
 | 
	
		
			
				|  |  | +	{ .role = "dbck", .clk = "mmchsdb1_fck" },
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static struct omap_mmc_dev_attr mmc1_dev_attr = {
 | 
	
		
			
				|  |  | +	.flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static struct omap_hwmod omap2430_mmc1_hwmod = {
 | 
	
		
			
				|  |  | +	.name		= "mmc1",
 | 
	
		
			
				|  |  | +	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
 | 
	
		
			
				|  |  | +	.mpu_irqs	= omap2430_mmc1_mpu_irqs,
 | 
	
		
			
				|  |  | +	.sdma_reqs	= omap2430_mmc1_sdma_reqs,
 | 
	
		
			
				|  |  | +	.opt_clks	= omap2430_mmc1_opt_clks,
 | 
	
		
			
				|  |  | +	.opt_clks_cnt	= ARRAY_SIZE(omap2430_mmc1_opt_clks),
 | 
	
		
			
				|  |  | +	.main_clk	= "mmchs1_fck",
 | 
	
		
			
				|  |  | +	.prcm		= {
 | 
	
		
			
				|  |  | +		.omap2 = {
 | 
	
		
			
				|  |  | +			.module_offs = CORE_MOD,
 | 
	
		
			
				|  |  | +			.prcm_reg_id = 2,
 | 
	
		
			
				|  |  | +			.module_bit  = OMAP2430_EN_MMCHS1_SHIFT,
 | 
	
		
			
				|  |  | +			.idlest_reg_id = 2,
 | 
	
		
			
				|  |  | +			.idlest_idle_bit = OMAP2430_ST_MMCHS1_SHIFT,
 | 
	
		
			
				|  |  | +		},
 | 
	
		
			
				|  |  | +	},
 | 
	
		
			
				|  |  | +	.dev_attr	= &mmc1_dev_attr,
 | 
	
		
			
				|  |  | +	.class		= &omap2430_mmc_class,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* MMC/SD/SDIO2 */
 | 
	
		
			
				|  |  | +static struct omap_hwmod_irq_info omap2430_mmc2_mpu_irqs[] = {
 | 
	
		
			
				|  |  | +	{ .irq = 86 + OMAP_INTC_START, },
 | 
	
		
			
				|  |  | +	{ .irq = -1 },
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static struct omap_hwmod_dma_info omap2430_mmc2_sdma_reqs[] = {
 | 
	
		
			
				|  |  | +	{ .name = "tx",	.dma_req = 47 }, /* DMA_MMC2_TX */
 | 
	
		
			
				|  |  | +	{ .name = "rx",	.dma_req = 48 }, /* DMA_MMC2_RX */
 | 
	
		
			
				|  |  | +	{ .dma_req = -1 }
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static struct omap_hwmod_opt_clk omap2430_mmc2_opt_clks[] = {
 | 
	
		
			
				|  |  | +	{ .role = "dbck", .clk = "mmchsdb2_fck" },
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static struct omap_hwmod omap2430_mmc2_hwmod = {
 | 
	
		
			
				|  |  | +	.name		= "mmc2",
 | 
	
		
			
				|  |  | +	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
 | 
	
		
			
				|  |  | +	.mpu_irqs	= omap2430_mmc2_mpu_irqs,
 | 
	
		
			
				|  |  | +	.sdma_reqs	= omap2430_mmc2_sdma_reqs,
 | 
	
		
			
				|  |  | +	.opt_clks	= omap2430_mmc2_opt_clks,
 | 
	
		
			
				|  |  | +	.opt_clks_cnt	= ARRAY_SIZE(omap2430_mmc2_opt_clks),
 | 
	
		
			
				|  |  | +	.main_clk	= "mmchs2_fck",
 | 
	
		
			
				|  |  | +	.prcm		= {
 | 
	
		
			
				|  |  | +		.omap2 = {
 | 
	
		
			
				|  |  | +			.module_offs = CORE_MOD,
 | 
	
		
			
				|  |  | +			.prcm_reg_id = 2,
 | 
	
		
			
				|  |  | +			.module_bit  = OMAP2430_EN_MMCHS2_SHIFT,
 | 
	
		
			
				|  |  | +			.idlest_reg_id = 2,
 | 
	
		
			
				|  |  | +			.idlest_idle_bit = OMAP2430_ST_MMCHS2_SHIFT,
 | 
	
		
			
				|  |  | +		},
 | 
	
		
			
				|  |  | +	},
 | 
	
		
			
				|  |  | +	.class		= &omap2430_mmc_class,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* HDQ1W/1-wire */
 | 
	
		
			
				|  |  | +static struct omap_hwmod omap2430_hdq1w_hwmod = {
 | 
	
		
			
				|  |  | +	.name		= "hdq1w",
 | 
	
		
			
				|  |  | +	.mpu_irqs	= omap2_hdq1w_mpu_irqs,
 | 
	
		
			
				|  |  | +	.main_clk	= "hdq_fck",
 | 
	
		
			
				|  |  | +	.prcm		= {
 | 
	
		
			
				|  |  | +		.omap2 = {
 | 
	
		
			
				|  |  | +			.module_offs = CORE_MOD,
 | 
	
		
			
				|  |  | +			.prcm_reg_id = 1,
 | 
	
		
			
				|  |  | +			.module_bit = OMAP24XX_EN_HDQ_SHIFT,
 | 
	
		
			
				|  |  | +			.idlest_reg_id = 1,
 | 
	
		
			
				|  |  | +			.idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
 | 
	
		
			
				|  |  | +		},
 | 
	
		
			
				|  |  | +	},
 | 
	
		
			
				|  |  | +	.class		= &omap2_hdq1w_class,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/*
 | 
	
		
			
				|  |  | + * interfaces
 | 
	
		
			
				|  |  | + */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* L3 -> L4_CORE interface */
 | 
	
		
			
				|  |  | +/* l3_core -> usbhsotg  interface */
 | 
	
		
			
				|  |  | +static struct omap_hwmod_ocp_if omap2430_usbhsotg__l3 = {
 | 
	
		
			
				|  |  | +	.master		= &omap2430_usbhsotg_hwmod,
 | 
	
		
			
				|  |  | +	.slave		= &omap2xxx_l3_main_hwmod,
 | 
	
		
			
				|  |  | +	.clk		= "core_l3_ck",
 | 
	
		
			
				|  |  | +	.user		= OCP_USER_MPU,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* L4 CORE -> I2C1 interface */
 | 
	
		
			
				|  |  | +static struct omap_hwmod_ocp_if omap2430_l4_core__i2c1 = {
 | 
	
		
			
				|  |  | +	.master		= &omap2xxx_l4_core_hwmod,
 | 
	
		
			
				|  |  | +	.slave		= &omap2430_i2c1_hwmod,
 | 
	
		
			
				|  |  | +	.clk		= "i2c1_ick",
 | 
	
		
			
				|  |  | +	.addr		= omap2_i2c1_addr_space,
 | 
	
		
			
				|  |  | +	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 | 
	
		
			
				|  |  | +};
 |