|
@@ -229,3 +229,163 @@ static struct platform_device atmel_nand_device = {
|
|
.resource = nand_resources,
|
|
.resource = nand_resources,
|
|
.num_resources = ARRAY_SIZE(nand_resources),
|
|
.num_resources = ARRAY_SIZE(nand_resources),
|
|
};
|
|
};
|
|
|
|
+
|
|
|
|
+void __init at91_add_device_nand(struct atmel_nand_data *data)
|
|
|
|
+{
|
|
|
|
+ unsigned long csa;
|
|
|
|
+
|
|
|
|
+ if (!data)
|
|
|
|
+ return;
|
|
|
|
+
|
|
|
|
+ csa = at91_matrix_read(AT91_MATRIX_EBICSA);
|
|
|
|
+ at91_matrix_write(AT91_MATRIX_EBICSA, csa | AT91_MATRIX_CS3A_SMC_SMARTMEDIA);
|
|
|
|
+
|
|
|
|
+ /* enable pin */
|
|
|
|
+ if (gpio_is_valid(data->enable_pin))
|
|
|
|
+ at91_set_gpio_output(data->enable_pin, 1);
|
|
|
|
+
|
|
|
|
+ /* ready/busy pin */
|
|
|
|
+ if (gpio_is_valid(data->rdy_pin))
|
|
|
|
+ at91_set_gpio_input(data->rdy_pin, 1);
|
|
|
|
+
|
|
|
|
+ /* card detect pin */
|
|
|
|
+ if (gpio_is_valid(data->det_pin))
|
|
|
|
+ at91_set_gpio_input(data->det_pin, 1);
|
|
|
|
+
|
|
|
|
+ at91_set_A_periph(AT91_PIN_PC0, 0); /* NANDOE */
|
|
|
|
+ at91_set_A_periph(AT91_PIN_PC1, 0); /* NANDWE */
|
|
|
|
+
|
|
|
|
+ nand_data = *data;
|
|
|
|
+ platform_device_register(&atmel_nand_device);
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+#else
|
|
|
|
+void __init at91_add_device_nand(struct atmel_nand_data *data) {}
|
|
|
|
+#endif
|
|
|
|
+
|
|
|
|
+
|
|
|
|
+/* --------------------------------------------------------------------
|
|
|
|
+ * TWI (i2c)
|
|
|
|
+ * -------------------------------------------------------------------- */
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * Prefer the GPIO code since the TWI controller isn't robust
|
|
|
|
+ * (gets overruns and underruns under load) and can only issue
|
|
|
|
+ * repeated STARTs in one scenario (the driver doesn't yet handle them).
|
|
|
|
+ */
|
|
|
|
+#if defined(CONFIG_I2C_GPIO) || defined(CONFIG_I2C_GPIO_MODULE)
|
|
|
|
+
|
|
|
|
+static struct i2c_gpio_platform_data pdata = {
|
|
|
|
+ .sda_pin = AT91_PIN_PA7,
|
|
|
|
+ .sda_is_open_drain = 1,
|
|
|
|
+ .scl_pin = AT91_PIN_PA8,
|
|
|
|
+ .scl_is_open_drain = 1,
|
|
|
|
+ .udelay = 2, /* ~100 kHz */
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct platform_device at91sam9261_twi_device = {
|
|
|
|
+ .name = "i2c-gpio",
|
|
|
|
+ .id = 0,
|
|
|
|
+ .dev.platform_data = &pdata,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices)
|
|
|
|
+{
|
|
|
|
+ at91_set_GPIO_periph(AT91_PIN_PA7, 1); /* TWD (SDA) */
|
|
|
|
+ at91_set_multi_drive(AT91_PIN_PA7, 1);
|
|
|
|
+
|
|
|
|
+ at91_set_GPIO_periph(AT91_PIN_PA8, 1); /* TWCK (SCL) */
|
|
|
|
+ at91_set_multi_drive(AT91_PIN_PA8, 1);
|
|
|
|
+
|
|
|
|
+ i2c_register_board_info(0, devices, nr_devices);
|
|
|
|
+ platform_device_register(&at91sam9261_twi_device);
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+#elif defined(CONFIG_I2C_AT91) || defined(CONFIG_I2C_AT91_MODULE)
|
|
|
|
+
|
|
|
|
+static struct resource twi_resources[] = {
|
|
|
|
+ [0] = {
|
|
|
|
+ .start = AT91SAM9261_BASE_TWI,
|
|
|
|
+ .end = AT91SAM9261_BASE_TWI + SZ_16K - 1,
|
|
|
|
+ .flags = IORESOURCE_MEM,
|
|
|
|
+ },
|
|
|
|
+ [1] = {
|
|
|
|
+ .start = NR_IRQS_LEGACY + AT91SAM9261_ID_TWI,
|
|
|
|
+ .end = NR_IRQS_LEGACY + AT91SAM9261_ID_TWI,
|
|
|
|
+ .flags = IORESOURCE_IRQ,
|
|
|
|
+ },
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct platform_device at91sam9261_twi_device = {
|
|
|
|
+ .id = 0,
|
|
|
|
+ .resource = twi_resources,
|
|
|
|
+ .num_resources = ARRAY_SIZE(twi_resources),
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices)
|
|
|
|
+{
|
|
|
|
+ /* IP version is not the same on 9261 and g10 */
|
|
|
|
+ if (cpu_is_at91sam9g10()) {
|
|
|
|
+ at91sam9261_twi_device.name = "i2c-at91sam9g10";
|
|
|
|
+ /* I2C PIO must not be configured as open-drain on this chip */
|
|
|
|
+ } else {
|
|
|
|
+ at91sam9261_twi_device.name = "i2c-at91sam9261";
|
|
|
|
+ at91_set_multi_drive(AT91_PIN_PA7, 1);
|
|
|
|
+ at91_set_multi_drive(AT91_PIN_PA8, 1);
|
|
|
|
+ }
|
|
|
|
+
|
|
|
|
+ /* pins used for TWI interface */
|
|
|
|
+ at91_set_A_periph(AT91_PIN_PA7, 0); /* TWD */
|
|
|
|
+ at91_set_A_periph(AT91_PIN_PA8, 0); /* TWCK */
|
|
|
|
+
|
|
|
|
+ i2c_register_board_info(0, devices, nr_devices);
|
|
|
|
+ platform_device_register(&at91sam9261_twi_device);
|
|
|
|
+}
|
|
|
|
+#else
|
|
|
|
+void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices) {}
|
|
|
|
+#endif
|
|
|
|
+
|
|
|
|
+
|
|
|
|
+/* --------------------------------------------------------------------
|
|
|
|
+ * SPI
|
|
|
|
+ * -------------------------------------------------------------------- */
|
|
|
|
+
|
|
|
|
+#if defined(CONFIG_SPI_ATMEL) || defined(CONFIG_SPI_ATMEL_MODULE)
|
|
|
|
+static u64 spi_dmamask = DMA_BIT_MASK(32);
|
|
|
|
+
|
|
|
|
+static struct resource spi0_resources[] = {
|
|
|
|
+ [0] = {
|
|
|
|
+ .start = AT91SAM9261_BASE_SPI0,
|
|
|
|
+ .end = AT91SAM9261_BASE_SPI0 + SZ_16K - 1,
|
|
|
|
+ .flags = IORESOURCE_MEM,
|
|
|
|
+ },
|
|
|
|
+ [1] = {
|
|
|
|
+ .start = NR_IRQS_LEGACY + AT91SAM9261_ID_SPI0,
|
|
|
|
+ .end = NR_IRQS_LEGACY + AT91SAM9261_ID_SPI0,
|
|
|
|
+ .flags = IORESOURCE_IRQ,
|
|
|
|
+ },
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct platform_device at91sam9261_spi0_device = {
|
|
|
|
+ .name = "atmel_spi",
|
|
|
|
+ .id = 0,
|
|
|
|
+ .dev = {
|
|
|
|
+ .dma_mask = &spi_dmamask,
|
|
|
|
+ .coherent_dma_mask = DMA_BIT_MASK(32),
|
|
|
|
+ },
|
|
|
|
+ .resource = spi0_resources,
|
|
|
|
+ .num_resources = ARRAY_SIZE(spi0_resources),
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static const unsigned spi0_standard_cs[4] = { AT91_PIN_PA3, AT91_PIN_PA4, AT91_PIN_PA5, AT91_PIN_PA6 };
|
|
|
|
+
|
|
|
|
+static struct resource spi1_resources[] = {
|
|
|
|
+ [0] = {
|
|
|
|
+ .start = AT91SAM9261_BASE_SPI1,
|
|
|
|
+ .end = AT91SAM9261_BASE_SPI1 + SZ_16K - 1,
|
|
|
|
+ .flags = IORESOURCE_MEM,
|
|
|
|
+ },
|
|
|
|
+ [1] = {
|
|
|
|
+ .start = NR_IRQS_LEGACY + AT91SAM9261_ID_SPI1,
|
|
|
|
+ .end = NR_IRQS_LEGACY + AT91SAM9261_ID_SPI1,
|
|
|
|
+ .flags = IORESOURCE_IRQ,
|