|
@@ -0,0 +1,182 @@
|
|
|
|
+/*
|
|
|
|
+ * OMAP4 Power domains framework
|
|
|
|
+ *
|
|
|
|
+ * Copyright (C) 2009-2011 Texas Instruments, Inc.
|
|
|
|
+ * Copyright (C) 2009-2011 Nokia Corporation
|
|
|
|
+ *
|
|
|
|
+ * Abhijit Pagare (abhijitpagare@ti.com)
|
|
|
|
+ * Benoit Cousson (b-cousson@ti.com)
|
|
|
|
+ * Paul Walmsley (paul@pwsan.com)
|
|
|
|
+ *
|
|
|
|
+ * This file is automatically generated from the OMAP hardware databases.
|
|
|
|
+ * We respectfully ask that any modifications to this file be coordinated
|
|
|
|
+ * with the public linux-omap@vger.kernel.org mailing list and the
|
|
|
|
+ * authors above to ensure that the autogeneration scripts are kept
|
|
|
|
+ * up-to-date with the file contents.
|
|
|
|
+ *
|
|
|
|
+ * This program is free software; you can redistribute it and/or modify
|
|
|
|
+ * it under the terms of the GNU General Public License version 2 as
|
|
|
|
+ * published by the Free Software Foundation.
|
|
|
|
+ */
|
|
|
|
+
|
|
|
|
+#include <linux/kernel.h>
|
|
|
|
+#include <linux/init.h>
|
|
|
|
+
|
|
|
|
+#include "powerdomain.h"
|
|
|
|
+
|
|
|
|
+#include "prcm-common.h"
|
|
|
|
+#include "prcm44xx.h"
|
|
|
|
+#include "prm-regbits-44xx.h"
|
|
|
|
+#include "prm44xx.h"
|
|
|
|
+#include "prcm_mpu44xx.h"
|
|
|
|
+
|
|
|
|
+/* core_44xx_pwrdm: CORE power domain */
|
|
|
|
+static struct powerdomain core_44xx_pwrdm = {
|
|
|
|
+ .name = "core_pwrdm",
|
|
|
|
+ .voltdm = { .name = "core" },
|
|
|
|
+ .prcm_offs = OMAP4430_PRM_CORE_INST,
|
|
|
|
+ .prcm_partition = OMAP4430_PRM_PARTITION,
|
|
|
|
+ .pwrsts = PWRSTS_RET_ON,
|
|
|
|
+ .pwrsts_logic_ret = PWRSTS_OFF_RET,
|
|
|
|
+ .banks = 5,
|
|
|
|
+ .pwrsts_mem_ret = {
|
|
|
|
+ [0] = PWRSTS_OFF, /* core_nret_bank */
|
|
|
|
+ [1] = PWRSTS_RET, /* core_ocmram */
|
|
|
|
+ [2] = PWRSTS_RET, /* core_other_bank */
|
|
|
|
+ [3] = PWRSTS_OFF_RET, /* ducati_l2ram */
|
|
|
|
+ [4] = PWRSTS_OFF_RET, /* ducati_unicache */
|
|
|
|
+ },
|
|
|
|
+ .pwrsts_mem_on = {
|
|
|
|
+ [0] = PWRSTS_ON, /* core_nret_bank */
|
|
|
|
+ [1] = PWRSTS_ON, /* core_ocmram */
|
|
|
|
+ [2] = PWRSTS_ON, /* core_other_bank */
|
|
|
|
+ [3] = PWRSTS_ON, /* ducati_l2ram */
|
|
|
|
+ [4] = PWRSTS_ON, /* ducati_unicache */
|
|
|
|
+ },
|
|
|
|
+ .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* gfx_44xx_pwrdm: 3D accelerator power domain */
|
|
|
|
+static struct powerdomain gfx_44xx_pwrdm = {
|
|
|
|
+ .name = "gfx_pwrdm",
|
|
|
|
+ .voltdm = { .name = "core" },
|
|
|
|
+ .prcm_offs = OMAP4430_PRM_GFX_INST,
|
|
|
|
+ .prcm_partition = OMAP4430_PRM_PARTITION,
|
|
|
|
+ .pwrsts = PWRSTS_OFF_ON,
|
|
|
|
+ .banks = 1,
|
|
|
|
+ .pwrsts_mem_ret = {
|
|
|
|
+ [0] = PWRSTS_OFF, /* gfx_mem */
|
|
|
|
+ },
|
|
|
|
+ .pwrsts_mem_on = {
|
|
|
|
+ [0] = PWRSTS_ON, /* gfx_mem */
|
|
|
|
+ },
|
|
|
|
+ .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* abe_44xx_pwrdm: Audio back end power domain */
|
|
|
|
+static struct powerdomain abe_44xx_pwrdm = {
|
|
|
|
+ .name = "abe_pwrdm",
|
|
|
|
+ .voltdm = { .name = "iva" },
|
|
|
|
+ .prcm_offs = OMAP4430_PRM_ABE_INST,
|
|
|
|
+ .prcm_partition = OMAP4430_PRM_PARTITION,
|
|
|
|
+ .pwrsts = PWRSTS_OFF_RET_ON,
|
|
|
|
+ .pwrsts_logic_ret = PWRSTS_OFF,
|
|
|
|
+ .banks = 2,
|
|
|
|
+ .pwrsts_mem_ret = {
|
|
|
|
+ [0] = PWRSTS_RET, /* aessmem */
|
|
|
|
+ [1] = PWRSTS_OFF, /* periphmem */
|
|
|
|
+ },
|
|
|
|
+ .pwrsts_mem_on = {
|
|
|
|
+ [0] = PWRSTS_ON, /* aessmem */
|
|
|
|
+ [1] = PWRSTS_ON, /* periphmem */
|
|
|
|
+ },
|
|
|
|
+ .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* dss_44xx_pwrdm: Display subsystem power domain */
|
|
|
|
+static struct powerdomain dss_44xx_pwrdm = {
|
|
|
|
+ .name = "dss_pwrdm",
|
|
|
|
+ .voltdm = { .name = "core" },
|
|
|
|
+ .prcm_offs = OMAP4430_PRM_DSS_INST,
|
|
|
|
+ .prcm_partition = OMAP4430_PRM_PARTITION,
|
|
|
|
+ .pwrsts = PWRSTS_OFF_RET_ON,
|
|
|
|
+ .pwrsts_logic_ret = PWRSTS_OFF,
|
|
|
|
+ .banks = 1,
|
|
|
|
+ .pwrsts_mem_ret = {
|
|
|
|
+ [0] = PWRSTS_OFF, /* dss_mem */
|
|
|
|
+ },
|
|
|
|
+ .pwrsts_mem_on = {
|
|
|
|
+ [0] = PWRSTS_ON, /* dss_mem */
|
|
|
|
+ },
|
|
|
|
+ .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* tesla_44xx_pwrdm: Tesla processor power domain */
|
|
|
|
+static struct powerdomain tesla_44xx_pwrdm = {
|
|
|
|
+ .name = "tesla_pwrdm",
|
|
|
|
+ .voltdm = { .name = "iva" },
|
|
|
|
+ .prcm_offs = OMAP4430_PRM_TESLA_INST,
|
|
|
|
+ .prcm_partition = OMAP4430_PRM_PARTITION,
|
|
|
|
+ .pwrsts = PWRSTS_OFF_RET_ON,
|
|
|
|
+ .pwrsts_logic_ret = PWRSTS_OFF_RET,
|
|
|
|
+ .banks = 3,
|
|
|
|
+ .pwrsts_mem_ret = {
|
|
|
|
+ [0] = PWRSTS_RET, /* tesla_edma */
|
|
|
|
+ [1] = PWRSTS_OFF_RET, /* tesla_l1 */
|
|
|
|
+ [2] = PWRSTS_OFF_RET, /* tesla_l2 */
|
|
|
|
+ },
|
|
|
|
+ .pwrsts_mem_on = {
|
|
|
|
+ [0] = PWRSTS_ON, /* tesla_edma */
|
|
|
|
+ [1] = PWRSTS_ON, /* tesla_l1 */
|
|
|
|
+ [2] = PWRSTS_ON, /* tesla_l2 */
|
|
|
|
+ },
|
|
|
|
+ .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* wkup_44xx_pwrdm: Wake-up power domain */
|
|
|
|
+static struct powerdomain wkup_44xx_pwrdm = {
|
|
|
|
+ .name = "wkup_pwrdm",
|
|
|
|
+ .voltdm = { .name = "wakeup" },
|
|
|
|
+ .prcm_offs = OMAP4430_PRM_WKUP_INST,
|
|
|
|
+ .prcm_partition = OMAP4430_PRM_PARTITION,
|
|
|
|
+ .pwrsts = PWRSTS_ON,
|
|
|
|
+ .banks = 1,
|
|
|
|
+ .pwrsts_mem_ret = {
|
|
|
|
+ [0] = PWRSTS_OFF, /* wkup_bank */
|
|
|
|
+ },
|
|
|
|
+ .pwrsts_mem_on = {
|
|
|
|
+ [0] = PWRSTS_ON, /* wkup_bank */
|
|
|
|
+ },
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* cpu0_44xx_pwrdm: MPU0 processor and Neon coprocessor power domain */
|
|
|
|
+static struct powerdomain cpu0_44xx_pwrdm = {
|
|
|
|
+ .name = "cpu0_pwrdm",
|
|
|
|
+ .voltdm = { .name = "mpu" },
|
|
|
|
+ .prcm_offs = OMAP4430_PRCM_MPU_CPU0_INST,
|
|
|
|
+ .prcm_partition = OMAP4430_PRCM_MPU_PARTITION,
|
|
|
|
+ .pwrsts = PWRSTS_OFF_RET_ON,
|
|
|
|
+ .pwrsts_logic_ret = PWRSTS_OFF_RET,
|
|
|
|
+ .banks = 1,
|
|
|
|
+ .pwrsts_mem_ret = {
|
|
|
|
+ [0] = PWRSTS_OFF_RET, /* cpu0_l1 */
|
|
|
|
+ },
|
|
|
|
+ .pwrsts_mem_on = {
|
|
|
|
+ [0] = PWRSTS_ON, /* cpu0_l1 */
|
|
|
|
+ },
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* cpu1_44xx_pwrdm: MPU1 processor and Neon coprocessor power domain */
|
|
|
|
+static struct powerdomain cpu1_44xx_pwrdm = {
|
|
|
|
+ .name = "cpu1_pwrdm",
|
|
|
|
+ .voltdm = { .name = "mpu" },
|
|
|
|
+ .prcm_offs = OMAP4430_PRCM_MPU_CPU1_INST,
|
|
|
|
+ .prcm_partition = OMAP4430_PRCM_MPU_PARTITION,
|
|
|
|
+ .pwrsts = PWRSTS_OFF_RET_ON,
|
|
|
|
+ .pwrsts_logic_ret = PWRSTS_OFF_RET,
|
|
|
|
+ .banks = 1,
|
|
|
|
+ .pwrsts_mem_ret = {
|
|
|
|
+ [0] = PWRSTS_OFF_RET, /* cpu1_l1 */
|
|
|
|
+ },
|
|
|
|
+ .pwrsts_mem_on = {
|
|
|
|
+ [0] = PWRSTS_ON, /* cpu1_l1 */
|