|
@@ -114,3 +114,104 @@
|
|
|
#define SMMU_GFX2D0_CB_SC_SECURE_IRQ (GIC_SPI_START + 71)
|
|
|
#define SMMU_GFX2D0_CB_SC_NON_SECURE_IRQ (GIC_SPI_START + 72)
|
|
|
#define ROT_IRQ (GIC_SPI_START + 73)
|
|
|
+#define MMSS_FABRIC_IRQ (GIC_SPI_START + 74)
|
|
|
+#define MDP_IRQ (GIC_SPI_START + 75)
|
|
|
+#define JPEGD_IRQ (GIC_SPI_START + 76)
|
|
|
+#define JPEG_IRQ (GIC_SPI_START + 77)
|
|
|
+#define MMSS_IMEM_IRQ (GIC_SPI_START + 78)
|
|
|
+#define HDMI_IRQ (GIC_SPI_START + 79)
|
|
|
+#define GFX3D_IRQ (GIC_SPI_START + 80)
|
|
|
+#define GFX2D0_IRQ (GIC_SPI_START + 81)
|
|
|
+#define DSI_IRQ (GIC_SPI_START + 82)
|
|
|
+#define CSI_1_IRQ (GIC_SPI_START + 83)
|
|
|
+#define CSI_0_IRQ (GIC_SPI_START + 84)
|
|
|
+#define LPASS_SCSS_AUDIO_IF_OUT0_IRQ (GIC_SPI_START + 85)
|
|
|
+#define LPASS_SCSS_MIDI_IRQ (GIC_SPI_START + 86)
|
|
|
+#define LPASS_Q6SS_WDOG_EXPIRED (GIC_SPI_START + 87)
|
|
|
+#define LPASS_SCSS_GP_LOW_IRQ (GIC_SPI_START + 88)
|
|
|
+#define LPASS_SCSS_GP_MEDIUM_IRQ (GIC_SPI_START + 89)
|
|
|
+#define LPASS_SCSS_GP_HIGH_IRQ (GIC_SPI_START + 90)
|
|
|
+#define TOP_IMEM_IRQ (GIC_SPI_START + 91)
|
|
|
+#define FABRIC_SYS_IRQ (GIC_SPI_START + 92)
|
|
|
+#define FABRIC_APPS_IRQ (GIC_SPI_START + 93)
|
|
|
+#define USB1_HS_BAM_IRQ (GIC_SPI_START + 94)
|
|
|
+#define SDC4_BAM_IRQ (GIC_SPI_START + 95)
|
|
|
+#define SDC3_BAM_IRQ (GIC_SPI_START + 96)
|
|
|
+#define SDC2_BAM_IRQ (GIC_SPI_START + 97)
|
|
|
+#define SDC1_BAM_IRQ (GIC_SPI_START + 98)
|
|
|
+#define FABRIC_SPS_IRQ (GIC_SPI_START + 99)
|
|
|
+#define USB1_HS_IRQ (GIC_SPI_START + 100)
|
|
|
+#define SDC4_IRQ_0 (GIC_SPI_START + 101)
|
|
|
+#define SDC3_IRQ_0 (GIC_SPI_START + 102)
|
|
|
+#define SDC2_IRQ_0 (GIC_SPI_START + 103)
|
|
|
+#define SDC1_IRQ_0 (GIC_SPI_START + 104)
|
|
|
+#define SPS_BAM_DMA_IRQ (GIC_SPI_START + 105)
|
|
|
+#define SPS_SEC_VIOL_IRQ (GIC_SPI_START + 106)
|
|
|
+#define SPS_MTI_0 (GIC_SPI_START + 107)
|
|
|
+#define SPS_MTI_1 (GIC_SPI_START + 108)
|
|
|
+#define SPS_MTI_2 (GIC_SPI_START + 109)
|
|
|
+#define SPS_MTI_3 (GIC_SPI_START + 110)
|
|
|
+#define SPS_MTI_4 (GIC_SPI_START + 111)
|
|
|
+#define SPS_MTI_5 (GIC_SPI_START + 112)
|
|
|
+#define SPS_MTI_6 (GIC_SPI_START + 113)
|
|
|
+#define SPS_MTI_7 (GIC_SPI_START + 114)
|
|
|
+#define SPS_MTI_8 (GIC_SPI_START + 115)
|
|
|
+#define SPS_MTI_9 (GIC_SPI_START + 116)
|
|
|
+#define SPS_MTI_10 (GIC_SPI_START + 117)
|
|
|
+#define SPS_MTI_11 (GIC_SPI_START + 118)
|
|
|
+#define SPS_MTI_12 (GIC_SPI_START + 119)
|
|
|
+#define SPS_MTI_13 (GIC_SPI_START + 120)
|
|
|
+#define SPS_MTI_14 (GIC_SPI_START + 121)
|
|
|
+#define SPS_MTI_15 (GIC_SPI_START + 122)
|
|
|
+#define SPS_MTI_16 (GIC_SPI_START + 123)
|
|
|
+#define SPS_MTI_17 (GIC_SPI_START + 124)
|
|
|
+#define SPS_MTI_18 (GIC_SPI_START + 125)
|
|
|
+#define SPS_MTI_19 (GIC_SPI_START + 126)
|
|
|
+#define SPS_MTI_20 (GIC_SPI_START + 127)
|
|
|
+#define SPS_MTI_21 (GIC_SPI_START + 128)
|
|
|
+#define SPS_MTI_22 (GIC_SPI_START + 129)
|
|
|
+#define SPS_MTI_23 (GIC_SPI_START + 130)
|
|
|
+#define SPS_MTI_24 (GIC_SPI_START + 131)
|
|
|
+#define SPS_MTI_25 (GIC_SPI_START + 132)
|
|
|
+#define SPS_MTI_26 (GIC_SPI_START + 133)
|
|
|
+#define SPS_MTI_27 (GIC_SPI_START + 134)
|
|
|
+#define SPS_MTI_28 (GIC_SPI_START + 135)
|
|
|
+#define SPS_MTI_29 (GIC_SPI_START + 136)
|
|
|
+#define SPS_MTI_30 (GIC_SPI_START + 137)
|
|
|
+#define SPS_MTI_31 (GIC_SPI_START + 138)
|
|
|
+#define UXMC_EBI2_WR_ER_DONE_IRQ (GIC_SPI_START + 139)
|
|
|
+#define UXMC_EBI2_OP_DONE_IRQ (GIC_SPI_START + 140)
|
|
|
+#define USB2_IRQ (GIC_SPI_START + 141)
|
|
|
+#define USB1_IRQ (GIC_SPI_START + 142)
|
|
|
+#define TSSC_SSBI_IRQ (GIC_SPI_START + 143)
|
|
|
+#define TSSC_SAMPLE_IRQ (GIC_SPI_START + 144)
|
|
|
+#define TSSC_PENUP_IRQ (GIC_SPI_START + 145)
|
|
|
+#define INT_UART1DM_IRQ (GIC_SPI_START + 146)
|
|
|
+#define GSBI1_QUP_IRQ (GIC_SPI_START + 147)
|
|
|
+#define INT_UART2DM_IRQ (GIC_SPI_START + 148)
|
|
|
+#define GSBI2_QUP_IRQ (GIC_SPI_START + 149)
|
|
|
+#define INT_UART3DM_IRQ (GIC_SPI_START + 150)
|
|
|
+#define GSBI3_QUP_IRQ (GIC_SPI_START + 151)
|
|
|
+#define INT_UART4DM_IRQ (GIC_SPI_START + 152)
|
|
|
+#define GSBI4_QUP_IRQ (GIC_SPI_START + 153)
|
|
|
+#define INT_UART5DM_IRQ (GIC_SPI_START + 154)
|
|
|
+#define GSBI5_QUP_IRQ (GIC_SPI_START + 155)
|
|
|
+#define INT_UART6DM_IRQ (GIC_SPI_START + 156)
|
|
|
+#define GSBI6_QUP_IRQ (GIC_SPI_START + 157)
|
|
|
+#define INT_UART7DM_IRQ (GIC_SPI_START + 158)
|
|
|
+#define GSBI7_QUP_IRQ (GIC_SPI_START + 159)
|
|
|
+#define INT_UART8DM_IRQ (GIC_SPI_START + 160)
|
|
|
+#define GSBI8_QUP_IRQ (GIC_SPI_START + 161)
|
|
|
+#define TSIF_TSPP_IRQ (GIC_SPI_START + 162)
|
|
|
+#define TSIF_BAM_IRQ (GIC_SPI_START + 163)
|
|
|
+#define TSIF2_IRQ (GIC_SPI_START + 164)
|
|
|
+#define TSIF1_IRQ (GIC_SPI_START + 165)
|
|
|
+#define INT_ADM1_MASTER (GIC_SPI_START + 166)
|
|
|
+#define INT_ADM1_AARM (GIC_SPI_START + 167)
|
|
|
+#define INT_ADM1_SD2 (GIC_SPI_START + 168)
|
|
|
+#define INT_ADM1_SD3 (GIC_SPI_START + 169)
|
|
|
+#define INT_ADM0_MASTER (GIC_SPI_START + 170)
|
|
|
+#define INT_ADM0_AARM (GIC_SPI_START + 171)
|
|
|
+#define INT_ADM0_SD2 (GIC_SPI_START + 172)
|
|
|
+#define INT_ADM0_SD3 (GIC_SPI_START + 173)
|
|
|
+#define CC_SCSS_WDT1CPU1BITEEXPIRED (GIC_SPI_START + 174)
|