|
@@ -171,3 +171,129 @@
|
|
|
#define S5P_USBHOST_PHY_ENABLE (1 << 0)
|
|
|
|
|
|
#define S5P_PMU_SATA_PHY_CONTROL S5P_PMUREG(0x0720)
|
|
|
+
|
|
|
+#define S5P_CMU_CLKSTOP_LCD1_LOWPWR S5P_PMUREG(0x1154)
|
|
|
+#define S5P_CMU_RESET_LCD1_LOWPWR S5P_PMUREG(0x1174)
|
|
|
+#define S5P_MODIMIF_MEM_LOWPWR S5P_PMUREG(0x11C4)
|
|
|
+#define S5P_PCIE_MEM_LOWPWR S5P_PMUREG(0x11E0)
|
|
|
+#define S5P_SATA_MEM_LOWPWR S5P_PMUREG(0x11E4)
|
|
|
+#define S5P_LCD1_LOWPWR S5P_PMUREG(0x1394)
|
|
|
+
|
|
|
+#define S5P_PMU_LCD1_CONF S5P_PMUREG(0x3CA0)
|
|
|
+
|
|
|
+/* Only for EXYNOS4x12 */
|
|
|
+#define S5P_ISP_ARM_LOWPWR S5P_PMUREG(0x1050)
|
|
|
+#define S5P_DIS_IRQ_ISP_ARM_LOCAL_LOWPWR S5P_PMUREG(0x1054)
|
|
|
+#define S5P_DIS_IRQ_ISP_ARM_CENTRAL_LOWPWR S5P_PMUREG(0x1058)
|
|
|
+#define S5P_CMU_ACLKSTOP_COREBLK_LOWPWR S5P_PMUREG(0x1110)
|
|
|
+#define S5P_CMU_SCLKSTOP_COREBLK_LOWPWR S5P_PMUREG(0x1114)
|
|
|
+#define S5P_CMU_RESET_COREBLK_LOWPWR S5P_PMUREG(0x111C)
|
|
|
+#define S5P_MPLLUSER_SYSCLK_LOWPWR S5P_PMUREG(0x1130)
|
|
|
+#define S5P_CMU_CLKSTOP_ISP_LOWPWR S5P_PMUREG(0x1154)
|
|
|
+#define S5P_CMU_RESET_ISP_LOWPWR S5P_PMUREG(0x1174)
|
|
|
+#define S5P_TOP_BUS_COREBLK_LOWPWR S5P_PMUREG(0x1190)
|
|
|
+#define S5P_TOP_RETENTION_COREBLK_LOWPWR S5P_PMUREG(0x1194)
|
|
|
+#define S5P_TOP_PWR_COREBLK_LOWPWR S5P_PMUREG(0x1198)
|
|
|
+#define S5P_OSCCLK_GATE_LOWPWR S5P_PMUREG(0x11A4)
|
|
|
+#define S5P_LOGIC_RESET_COREBLK_LOWPWR S5P_PMUREG(0x11B0)
|
|
|
+#define S5P_OSCCLK_GATE_COREBLK_LOWPWR S5P_PMUREG(0x11B4)
|
|
|
+#define S5P_HSI_MEM_LOWPWR S5P_PMUREG(0x11C4)
|
|
|
+#define S5P_ROTATOR_MEM_LOWPWR S5P_PMUREG(0x11DC)
|
|
|
+#define S5P_PAD_RETENTION_GPIO_COREBLK_LOWPWR S5P_PMUREG(0x123C)
|
|
|
+#define S5P_PAD_ISOLATION_COREBLK_LOWPWR S5P_PMUREG(0x1250)
|
|
|
+#define S5P_GPIO_MODE_COREBLK_LOWPWR S5P_PMUREG(0x1320)
|
|
|
+#define S5P_TOP_ASB_RESET_LOWPWR S5P_PMUREG(0x1344)
|
|
|
+#define S5P_TOP_ASB_ISOLATION_LOWPWR S5P_PMUREG(0x1348)
|
|
|
+#define S5P_ISP_LOWPWR S5P_PMUREG(0x1394)
|
|
|
+#define S5P_DRAM_FREQ_DOWN_LOWPWR S5P_PMUREG(0x13B0)
|
|
|
+#define S5P_DDRPHY_DLLOFF_LOWPWR S5P_PMUREG(0x13B4)
|
|
|
+#define S5P_CMU_SYSCLK_ISP_LOWPWR S5P_PMUREG(0x13B8)
|
|
|
+#define S5P_CMU_SYSCLK_GPS_LOWPWR S5P_PMUREG(0x13BC)
|
|
|
+#define S5P_LPDDR_PHY_DLL_LOCK_LOWPWR S5P_PMUREG(0x13C0)
|
|
|
+
|
|
|
+#define S5P_ARM_L2_0_OPTION S5P_PMUREG(0x2608)
|
|
|
+#define S5P_ARM_L2_1_OPTION S5P_PMUREG(0x2628)
|
|
|
+#define S5P_ONENAND_MEM_OPTION S5P_PMUREG(0x2E08)
|
|
|
+#define S5P_HSI_MEM_OPTION S5P_PMUREG(0x2E28)
|
|
|
+#define S5P_G2D_ACP_MEM_OPTION S5P_PMUREG(0x2E48)
|
|
|
+#define S5P_USBOTG_MEM_OPTION S5P_PMUREG(0x2E68)
|
|
|
+#define S5P_HSMMC_MEM_OPTION S5P_PMUREG(0x2E88)
|
|
|
+#define S5P_CSSYS_MEM_OPTION S5P_PMUREG(0x2EA8)
|
|
|
+#define S5P_SECSS_MEM_OPTION S5P_PMUREG(0x2EC8)
|
|
|
+#define S5P_ROTATOR_MEM_OPTION S5P_PMUREG(0x2F48)
|
|
|
+
|
|
|
+/* Only for EXYNOS4412 */
|
|
|
+#define S5P_ARM_CORE2_LOWPWR S5P_PMUREG(0x1020)
|
|
|
+#define S5P_DIS_IRQ_CORE2 S5P_PMUREG(0x1024)
|
|
|
+#define S5P_DIS_IRQ_CENTRAL2 S5P_PMUREG(0x1028)
|
|
|
+#define S5P_ARM_CORE3_LOWPWR S5P_PMUREG(0x1030)
|
|
|
+#define S5P_DIS_IRQ_CORE3 S5P_PMUREG(0x1034)
|
|
|
+#define S5P_DIS_IRQ_CENTRAL3 S5P_PMUREG(0x1038)
|
|
|
+
|
|
|
+/* For EXYNOS5 */
|
|
|
+
|
|
|
+#define EXYNOS5_SYS_I2C_CFG S5P_SYSREG(0x0234)
|
|
|
+
|
|
|
+#define EXYNOS5_AUTO_WDTRESET_DISABLE S5P_PMUREG(0x0408)
|
|
|
+#define EXYNOS5_MASK_WDTRESET_REQUEST S5P_PMUREG(0x040C)
|
|
|
+
|
|
|
+#define EXYNOS5_SYS_WDTRESET (1 << 20)
|
|
|
+
|
|
|
+#define EXYNOS5_ARM_CORE0_SYS_PWR_REG S5P_PMUREG(0x1000)
|
|
|
+#define EXYNOS5_DIS_IRQ_ARM_CORE0_LOCAL_SYS_PWR_REG S5P_PMUREG(0x1004)
|
|
|
+#define EXYNOS5_DIS_IRQ_ARM_CORE0_CENTRAL_SYS_PWR_REG S5P_PMUREG(0x1008)
|
|
|
+#define EXYNOS5_ARM_CORE1_SYS_PWR_REG S5P_PMUREG(0x1010)
|
|
|
+#define EXYNOS5_DIS_IRQ_ARM_CORE1_LOCAL_SYS_PWR_REG S5P_PMUREG(0x1014)
|
|
|
+#define EXYNOS5_DIS_IRQ_ARM_CORE1_CENTRAL_SYS_PWR_REG S5P_PMUREG(0x1018)
|
|
|
+#define EXYNOS5_FSYS_ARM_SYS_PWR_REG S5P_PMUREG(0x1040)
|
|
|
+#define EXYNOS5_DIS_IRQ_FSYS_ARM_CENTRAL_SYS_PWR_REG S5P_PMUREG(0x1048)
|
|
|
+#define EXYNOS5_ISP_ARM_SYS_PWR_REG S5P_PMUREG(0x1050)
|
|
|
+#define EXYNOS5_DIS_IRQ_ISP_ARM_LOCAL_SYS_PWR_REG S5P_PMUREG(0x1054)
|
|
|
+#define EXYNOS5_DIS_IRQ_ISP_ARM_CENTRAL_SYS_PWR_REG S5P_PMUREG(0x1058)
|
|
|
+#define EXYNOS5_ARM_COMMON_SYS_PWR_REG S5P_PMUREG(0x1080)
|
|
|
+#define EXYNOS5_ARM_L2_SYS_PWR_REG S5P_PMUREG(0x10C0)
|
|
|
+#define EXYNOS5_CMU_ACLKSTOP_SYS_PWR_REG S5P_PMUREG(0x1100)
|
|
|
+#define EXYNOS5_CMU_SCLKSTOP_SYS_PWR_REG S5P_PMUREG(0x1104)
|
|
|
+#define EXYNOS5_CMU_RESET_SYS_PWR_REG S5P_PMUREG(0x110C)
|
|
|
+#define EXYNOS5_CMU_ACLKSTOP_SYSMEM_SYS_PWR_REG S5P_PMUREG(0x1120)
|
|
|
+#define EXYNOS5_CMU_SCLKSTOP_SYSMEM_SYS_PWR_REG S5P_PMUREG(0x1124)
|
|
|
+#define EXYNOS5_CMU_RESET_SYSMEM_SYS_PWR_REG S5P_PMUREG(0x112C)
|
|
|
+#define EXYNOS5_DRAM_FREQ_DOWN_SYS_PWR_REG S5P_PMUREG(0x1130)
|
|
|
+#define EXYNOS5_DDRPHY_DLLOFF_SYS_PWR_REG S5P_PMUREG(0x1134)
|
|
|
+#define EXYNOS5_DDRPHY_DLLLOCK_SYS_PWR_REG S5P_PMUREG(0x1138)
|
|
|
+#define EXYNOS5_APLL_SYSCLK_SYS_PWR_REG S5P_PMUREG(0x1140)
|
|
|
+#define EXYNOS5_MPLL_SYSCLK_SYS_PWR_REG S5P_PMUREG(0x1144)
|
|
|
+#define EXYNOS5_VPLL_SYSCLK_SYS_PWR_REG S5P_PMUREG(0x1148)
|
|
|
+#define EXYNOS5_EPLL_SYSCLK_SYS_PWR_REG S5P_PMUREG(0x114C)
|
|
|
+#define EXYNOS5_BPLL_SYSCLK_SYS_PWR_REG S5P_PMUREG(0x1150)
|
|
|
+#define EXYNOS5_CPLL_SYSCLK_SYS_PWR_REG S5P_PMUREG(0x1154)
|
|
|
+#define EXYNOS5_MPLLUSER_SYSCLK_SYS_PWR_REG S5P_PMUREG(0x1164)
|
|
|
+#define EXYNOS5_BPLLUSER_SYSCLK_SYS_PWR_REG S5P_PMUREG(0x1170)
|
|
|
+#define EXYNOS5_TOP_BUS_SYS_PWR_REG S5P_PMUREG(0x1180)
|
|
|
+#define EXYNOS5_TOP_RETENTION_SYS_PWR_REG S5P_PMUREG(0x1184)
|
|
|
+#define EXYNOS5_TOP_PWR_SYS_PWR_REG S5P_PMUREG(0x1188)
|
|
|
+#define EXYNOS5_TOP_BUS_SYSMEM_SYS_PWR_REG S5P_PMUREG(0x1190)
|
|
|
+#define EXYNOS5_TOP_RETENTION_SYSMEM_SYS_PWR_REG S5P_PMUREG(0x1194)
|
|
|
+#define EXYNOS5_TOP_PWR_SYSMEM_SYS_PWR_REG S5P_PMUREG(0x1198)
|
|
|
+#define EXYNOS5_LOGIC_RESET_SYS_PWR_REG S5P_PMUREG(0x11A0)
|
|
|
+#define EXYNOS5_OSCCLK_GATE_SYS_PWR_REG S5P_PMUREG(0x11A4)
|
|
|
+#define EXYNOS5_LOGIC_RESET_SYSMEM_SYS_PWR_REG S5P_PMUREG(0x11B0)
|
|
|
+#define EXYNOS5_OSCCLK_GATE_SYSMEM_SYS_PWR_REG S5P_PMUREG(0x11B4)
|
|
|
+#define EXYNOS5_USBOTG_MEM_SYS_PWR_REG S5P_PMUREG(0x11C0)
|
|
|
+#define EXYNOS5_G2D_MEM_SYS_PWR_REG S5P_PMUREG(0x11C8)
|
|
|
+#define EXYNOS5_USBDRD_MEM_SYS_PWR_REG S5P_PMUREG(0x11CC)
|
|
|
+#define EXYNOS5_SDMMC_MEM_SYS_PWR_REG S5P_PMUREG(0x11D0)
|
|
|
+#define EXYNOS5_CSSYS_MEM_SYS_PWR_REG S5P_PMUREG(0x11D4)
|
|
|
+#define EXYNOS5_SECSS_MEM_SYS_PWR_REG S5P_PMUREG(0x11D8)
|
|
|
+#define EXYNOS5_ROTATOR_MEM_SYS_PWR_REG S5P_PMUREG(0x11DC)
|
|
|
+#define EXYNOS5_INTRAM_MEM_SYS_PWR_REG S5P_PMUREG(0x11E0)
|
|
|
+#define EXYNOS5_INTROM_MEM_SYS_PWR_REG S5P_PMUREG(0x11E4)
|
|
|
+#define EXYNOS5_JPEG_MEM_SYS_PWR_REG S5P_PMUREG(0x11E8)
|
|
|
+#define EXYNOS5_HSI_MEM_SYS_PWR_REG S5P_PMUREG(0x11EC)
|
|
|
+#define EXYNOS5_MCUIOP_MEM_SYS_PWR_REG S5P_PMUREG(0x11F4)
|
|
|
+#define EXYNOS5_SATA_MEM_SYS_PWR_REG S5P_PMUREG(0x11FC)
|
|
|
+#define EXYNOS5_PAD_RETENTION_DRAM_SYS_PWR_REG S5P_PMUREG(0x1200)
|
|
|
+#define EXYNOS5_PAD_RETENTION_MAU_SYS_PWR_REG S5P_PMUREG(0x1204)
|
|
|
+#define EXYNOS5_PAD_RETENTION_EFNAND_SYS_PWR_REG S5P_PMUREG(0x1208)
|
|
|
+#define EXYNOS5_PAD_RETENTION_GPIO_SYS_PWR_REG S5P_PMUREG(0x1220)
|
|
|
+#define EXYNOS5_PAD_RETENTION_UART_SYS_PWR_REG S5P_PMUREG(0x1224)
|