|
@@ -158,3 +158,83 @@ extern struct Linux_SBus_DMA *dma_chain;
|
|
#define DMA_DSBL_RD_DRN 0x00001000 /* No EC drain on slave reads */
|
|
#define DMA_DSBL_RD_DRN 0x00001000 /* No EC drain on slave reads */
|
|
#define DMA_BCNT_ENAB 0x00002000 /* If on, use the byte counter */
|
|
#define DMA_BCNT_ENAB 0x00002000 /* If on, use the byte counter */
|
|
#define DMA_TERM_CNTR 0x00004000 /* Terminal counter */
|
|
#define DMA_TERM_CNTR 0x00004000 /* Terminal counter */
|
|
|
|
+#define DMA_CSR_DISAB 0x00010000 /* No FIFO drains during csr */
|
|
|
|
+#define DMA_SCSI_DISAB 0x00020000 /* No FIFO drains during reg */
|
|
|
|
+#define DMA_DSBL_WR_INV 0x00020000 /* No EC inval. on slave writes */
|
|
|
|
+#define DMA_ADD_ENABLE 0x00040000 /* Special ESC DVMA optimization */
|
|
|
|
+#define DMA_E_BURST8 0x00040000 /* ENET: SBUS r/w burst size */
|
|
|
|
+#define DMA_BRST_SZ 0x000c0000 /* SCSI: SBUS r/w burst size */
|
|
|
|
+#define DMA_BRST64 0x00080000 /* SCSI: 64byte bursts (HME on UltraSparc only) */
|
|
|
|
+#define DMA_BRST32 0x00040000 /* SCSI: 32byte bursts */
|
|
|
|
+#define DMA_BRST16 0x00000000 /* SCSI: 16byte bursts */
|
|
|
|
+#define DMA_BRST0 0x00080000 /* SCSI: no bursts (non-HME gate arrays) */
|
|
|
|
+#define DMA_ADDR_DISAB 0x00100000 /* No FIFO drains during addr */
|
|
|
|
+#define DMA_2CLKS 0x00200000 /* Each transfer = 2 clock ticks */
|
|
|
|
+#define DMA_3CLKS 0x00400000 /* Each transfer = 3 clock ticks */
|
|
|
|
+#define DMA_EN_ENETAUI DMA_3CLKS /* Put lance into AUI-cable mode */
|
|
|
|
+#define DMA_CNTR_DISAB 0x00800000 /* No IRQ when DMA_TERM_CNTR set */
|
|
|
|
+#define DMA_AUTO_NADDR 0x01000000 /* Use "auto nxt addr" feature */
|
|
|
|
+#define DMA_SCSI_ON 0x02000000 /* Enable SCSI dma */
|
|
|
|
+#define DMA_PARITY_OFF 0x02000000 /* HME: disable parity checking */
|
|
|
|
+#define DMA_LOADED_ADDR 0x04000000 /* Address has been loaded */
|
|
|
|
+#define DMA_LOADED_NADDR 0x08000000 /* Next address has been loaded */
|
|
|
|
+
|
|
|
|
+/* Values describing the burst-size property from the PROM */
|
|
|
|
+#define DMA_BURST1 0x01
|
|
|
|
+#define DMA_BURST2 0x02
|
|
|
|
+#define DMA_BURST4 0x04
|
|
|
|
+#define DMA_BURST8 0x08
|
|
|
|
+#define DMA_BURST16 0x10
|
|
|
|
+#define DMA_BURST32 0x20
|
|
|
|
+#define DMA_BURST64 0x40
|
|
|
|
+#define DMA_BURSTBITS 0x7f
|
|
|
|
+
|
|
|
|
+/* Determine highest possible final transfer address given a base */
|
|
|
|
+#define DMA_MAXEND(addr) (0x01000000UL-(((unsigned long)(addr))&0x00ffffffUL))
|
|
|
|
+
|
|
|
|
+/* Yes, I hack a lot of elisp in my spare time... */
|
|
|
|
+#define DMA_ERROR_P(regs) ((((regs)->cond_reg) & DMA_HNDL_ERROR))
|
|
|
|
+#define DMA_IRQ_P(regs) ((((regs)->cond_reg) & (DMA_HNDL_INTR | DMA_HNDL_ERROR)))
|
|
|
|
+#define DMA_WRITE_P(regs) ((((regs)->cond_reg) & DMA_ST_WRITE))
|
|
|
|
+#define DMA_OFF(regs) ((((regs)->cond_reg) &= (~DMA_ENABLE)))
|
|
|
|
+#define DMA_INTSOFF(regs) ((((regs)->cond_reg) &= (~DMA_INT_ENAB)))
|
|
|
|
+#define DMA_INTSON(regs) ((((regs)->cond_reg) |= (DMA_INT_ENAB)))
|
|
|
|
+#define DMA_PUNTFIFO(regs) ((((regs)->cond_reg) |= DMA_FIFO_INV))
|
|
|
|
+#define DMA_SETSTART(regs, addr) ((((regs)->st_addr) = (char *) addr))
|
|
|
|
+#define DMA_BEGINDMA_W(regs) \
|
|
|
|
+ ((((regs)->cond_reg |= (DMA_ST_WRITE|DMA_ENABLE|DMA_INT_ENAB))))
|
|
|
|
+#define DMA_BEGINDMA_R(regs) \
|
|
|
|
+ ((((regs)->cond_reg |= ((DMA_ENABLE|DMA_INT_ENAB)&(~DMA_ST_WRITE)))))
|
|
|
|
+
|
|
|
|
+/* For certain DMA chips, we need to disable ints upon irq entry
|
|
|
|
+ * and turn them back on when we are done. So in any ESP interrupt
|
|
|
|
+ * handler you *must* call DMA_IRQ_ENTRY upon entry and DMA_IRQ_EXIT
|
|
|
|
+ * when leaving the handler. You have been warned...
|
|
|
|
+ */
|
|
|
|
+#define DMA_IRQ_ENTRY(dma, dregs) do { \
|
|
|
|
+ if(DMA_ISBROKEN(dma)) DMA_INTSOFF(dregs); \
|
|
|
|
+ } while (0)
|
|
|
|
+
|
|
|
|
+#define DMA_IRQ_EXIT(dma, dregs) do { \
|
|
|
|
+ if(DMA_ISBROKEN(dma)) DMA_INTSON(dregs); \
|
|
|
|
+ } while(0)
|
|
|
|
+
|
|
|
|
+/* Reset the friggin' thing... */
|
|
|
|
+#define DMA_RESET(dma) do { \
|
|
|
|
+ struct sparc_dma_registers *regs = dma->regs; \
|
|
|
|
+ /* Let the current FIFO drain itself */ \
|
|
|
|
+ sparc_dma_pause(regs, (DMA_FIFO_ISDRAIN)); \
|
|
|
|
+ /* Reset the logic */ \
|
|
|
|
+ regs->cond_reg |= (DMA_RST_SCSI); /* assert */ \
|
|
|
|
+ __delay(400); /* let the bits set ;) */ \
|
|
|
|
+ regs->cond_reg &= ~(DMA_RST_SCSI); /* de-assert */ \
|
|
|
|
+ sparc_dma_enable_interrupts(regs); /* Re-enable interrupts */ \
|
|
|
|
+ /* Enable FAST transfers if available */ \
|
|
|
|
+ if(dma->revision>dvmarev1) regs->cond_reg |= DMA_3CLKS; \
|
|
|
|
+ dma->running = 0; \
|
|
|
|
+} while(0)
|
|
|
|
+
|
|
|
|
+
|
|
|
|
+#endif /* !CONFIG_SUN3 */
|
|
|
|
+
|
|
|
|
+#endif /* !(__M68K_DVMA_H) */
|