|
@@ -345,3 +345,54 @@
|
|
#define OMAP3_CONTROL_PADCONF_SDRC_DM1_OFFSET 0x5a0
|
|
#define OMAP3_CONTROL_PADCONF_SDRC_DM1_OFFSET 0x5a0
|
|
#define OMAP3_CONTROL_PADCONF_SDRC_DM2_OFFSET 0x5a2
|
|
#define OMAP3_CONTROL_PADCONF_SDRC_DM2_OFFSET 0x5a2
|
|
#define OMAP3_CONTROL_PADCONF_SDRC_DM3_OFFSET 0x5a4
|
|
#define OMAP3_CONTROL_PADCONF_SDRC_DM3_OFFSET 0x5a4
|
|
|
|
+
|
|
|
|
+/* 36xx only, these are SDMMC1_DAT4 - DAT7 on 34xx */
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_SIM_IO_OFFSET 0x120
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_SIM_CLK_OFFSET 0x122
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_SIM_PWRCTRL_OFFSET 0x124
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_SIM_RST_OFFSET 0x126
|
|
|
|
+
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_ETK_CLK_OFFSET 0x5a8
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_ETK_CTL_OFFSET 0x5aa
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_ETK_D0_OFFSET 0x5ac
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_ETK_D1_OFFSET 0x5ae
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_ETK_D2_OFFSET 0x5b0
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_ETK_D3_OFFSET 0x5b2
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_ETK_D4_OFFSET 0x5b4
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_ETK_D5_OFFSET 0x5b6
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_ETK_D6_OFFSET 0x5b8
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_ETK_D7_OFFSET 0x5ba
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_ETK_D8_OFFSET 0x5bc
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_ETK_D9_OFFSET 0x5be
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_ETK_D10_OFFSET 0x5c0
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_ETK_D11_OFFSET 0x5c2
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_ETK_D12_OFFSET 0x5c4
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_ETK_D13_OFFSET 0x5c6
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_ETK_D14_OFFSET 0x5c8
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_ETK_D15_OFFSET 0x5ca
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_I2C4_SCL_OFFSET 0x9d0
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_I2C4_SDA_OFFSET 0x9d2
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_SYS_32K_OFFSET 0x9d4
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_SYS_CLKREQ_OFFSET 0x9d6
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_SYS_NRESWARM_OFFSET 0x9d8
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_SYS_BOOT0_OFFSET 0x9da
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_SYS_BOOT1_OFFSET 0x9dc
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_SYS_BOOT2_OFFSET 0x9de
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_SYS_BOOT3_OFFSET 0x9e0
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_SYS_BOOT4_OFFSET 0x9e2
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_SYS_BOOT5_OFFSET 0x9e4
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_SYS_BOOT6_OFFSET 0x9e6
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_SYS_OFF_MODE_OFFSET 0x9e8
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_SYS_CLKOUT1_OFFSET 0x9ea
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_JTAG_NTRST_OFFSET 0x9ec
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_JTAG_TCK_OFFSET 0x9ee
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_JTAG_TMS_TMSC_OFFSET 0x9f0
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_JTAG_TDI_OFFSET 0x9f2
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_JTAG_EMU0_OFFSET 0x9f4
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_JTAG_EMU1_OFFSET 0x9f6
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_SAD2D_SWAKEUP_OFFSET 0xa1c
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_JTAG_RTCK_OFFSET 0xa1e
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_JTAG_TDO_OFFSET 0xa20
|
|
|
|
+
|
|
|
|
+#define OMAP3_CONTROL_PADCONF_MUX_SIZE \
|
|
|
|
+ (OMAP3_CONTROL_PADCONF_JTAG_TDO_OFFSET + 0x2)
|