|
@@ -557,3 +557,141 @@ const struct coh_dma_channel chan_config[U300_DMA_CHANNELS] = {
|
|
COH901318_CX_CTRL_DDMA_LEGACY |
|
|
COH901318_CX_CTRL_DDMA_LEGACY |
|
|
COH901318_CX_CTRL_PRDD_SOURCE,
|
|
COH901318_CX_CTRL_PRDD_SOURCE,
|
|
},
|
|
},
|
|
|
|
+ {
|
|
|
|
+ .number = U300_DMA_MSL_TX_4,
|
|
|
|
+ .name = "MSL TX 4",
|
|
|
|
+ .priority_high = 0,
|
|
|
|
+ .dev_addr = U300_MSL_BASE + 4 * 0x40 + 0x20,
|
|
|
|
+ .param.config = COH901318_CX_CFG_CH_DISABLE |
|
|
|
|
+ COH901318_CX_CFG_LCR_DISABLE |
|
|
|
|
+ COH901318_CX_CFG_TC_IRQ_ENABLE |
|
|
|
|
+ COH901318_CX_CFG_BE_IRQ_ENABLE,
|
|
|
|
+ .param.ctrl_lli_chained = 0 |
|
|
|
|
+ COH901318_CX_CTRL_TC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
|
|
|
|
+ COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
|
|
|
|
+ COH901318_CX_CTRL_TCP_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_TC_IRQ_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSP_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSS_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_DDMA_LEGACY |
|
|
|
|
+ COH901318_CX_CTRL_PRDD_SOURCE,
|
|
|
|
+ .param.ctrl_lli = 0 |
|
|
|
|
+ COH901318_CX_CTRL_TC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
|
|
|
|
+ COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
|
|
|
|
+ COH901318_CX_CTRL_TCP_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_TC_IRQ_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSP_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSS_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_DDMA_LEGACY |
|
|
|
|
+ COH901318_CX_CTRL_PRDD_SOURCE,
|
|
|
|
+ .param.ctrl_lli_last = 0 |
|
|
|
|
+ COH901318_CX_CTRL_TC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
|
|
|
|
+ COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
|
|
|
|
+ COH901318_CX_CTRL_TCP_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_TC_IRQ_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSP_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSS_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_DDMA_LEGACY |
|
|
|
|
+ COH901318_CX_CTRL_PRDD_SOURCE,
|
|
|
|
+ },
|
|
|
|
+ {
|
|
|
|
+ .number = U300_DMA_MSL_TX_5,
|
|
|
|
+ .name = "MSL TX 5",
|
|
|
|
+ .priority_high = 0,
|
|
|
|
+ .dev_addr = U300_MSL_BASE + 5 * 0x40 + 0x20,
|
|
|
|
+ },
|
|
|
|
+ {
|
|
|
|
+ .number = U300_DMA_MSL_TX_6,
|
|
|
|
+ .name = "MSL TX 6",
|
|
|
|
+ .priority_high = 0,
|
|
|
|
+ .dev_addr = U300_MSL_BASE + 6 * 0x40 + 0x20,
|
|
|
|
+ },
|
|
|
|
+ {
|
|
|
|
+ .number = U300_DMA_MSL_RX_0,
|
|
|
|
+ .name = "MSL RX 0",
|
|
|
|
+ .priority_high = 0,
|
|
|
|
+ .dev_addr = U300_MSL_BASE + 0 * 0x40 + 0x220,
|
|
|
|
+ },
|
|
|
|
+ {
|
|
|
|
+ .number = U300_DMA_MSL_RX_1,
|
|
|
|
+ .name = "MSL RX 1",
|
|
|
|
+ .priority_high = 0,
|
|
|
|
+ .dev_addr = U300_MSL_BASE + 1 * 0x40 + 0x220,
|
|
|
|
+ .param.config = COH901318_CX_CFG_CH_DISABLE |
|
|
|
|
+ COH901318_CX_CFG_LCR_DISABLE |
|
|
|
|
+ COH901318_CX_CFG_TC_IRQ_ENABLE |
|
|
|
|
+ COH901318_CX_CFG_BE_IRQ_ENABLE,
|
|
|
|
+ .param.ctrl_lli_chained = 0 |
|
|
|
|
+ COH901318_CX_CTRL_TC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
|
|
|
|
+ COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
|
|
|
|
+ COH901318_CX_CTRL_TCP_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_TC_IRQ_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSP_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSS_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
|
|
|
|
+ COH901318_CX_CTRL_PRDD_DEST,
|
|
|
|
+ .param.ctrl_lli = 0,
|
|
|
|
+ .param.ctrl_lli_last = 0 |
|
|
|
|
+ COH901318_CX_CTRL_TC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
|
|
|
|
+ COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
|
|
|
|
+ COH901318_CX_CTRL_TCP_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_TC_IRQ_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSP_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSS_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
|
|
|
|
+ COH901318_CX_CTRL_PRDD_DEST,
|
|
|
|
+ },
|
|
|
|
+ {
|
|
|
|
+ .number = U300_DMA_MSL_RX_2,
|
|
|
|
+ .name = "MSL RX 2",
|
|
|
|
+ .priority_high = 0,
|
|
|
|
+ .dev_addr = U300_MSL_BASE + 2 * 0x40 + 0x220,
|
|
|
|
+ .param.config = COH901318_CX_CFG_CH_DISABLE |
|
|
|
|
+ COH901318_CX_CFG_LCR_DISABLE |
|
|
|
|
+ COH901318_CX_CFG_TC_IRQ_ENABLE |
|
|
|
|
+ COH901318_CX_CFG_BE_IRQ_ENABLE,
|
|
|
|
+ .param.ctrl_lli_chained = 0 |
|
|
|
|
+ COH901318_CX_CTRL_TC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
|
|
|
|
+ COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
|
|
|
|
+ COH901318_CX_CTRL_TCP_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_TC_IRQ_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSP_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_HSS_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
|
|
|
|
+ COH901318_CX_CTRL_PRDD_DEST,
|
|
|
|
+ .param.ctrl_lli = 0 |
|
|
|
|
+ COH901318_CX_CTRL_TC_ENABLE |
|
|
|
|
+ COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
|
|
|
|
+ COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
|
|
|
|
+ COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
|
|
|
|
+ COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
|