|
@@ -0,0 +1,112 @@
|
|
|
+/*
|
|
|
+ * Copyright 2005-2010 Analog Devices Inc.
|
|
|
+ *
|
|
|
+ * Licensed under the GPL-2 or later
|
|
|
+ */
|
|
|
+
|
|
|
+#ifndef _CDEF_BF534_H
|
|
|
+#define _CDEF_BF534_H
|
|
|
+
|
|
|
+/* Clock and System Control (0xFFC00000 - 0xFFC000FF) */
|
|
|
+#define bfin_read_PLL_CTL() bfin_read16(PLL_CTL)
|
|
|
+#define bfin_read_PLL_DIV() bfin_read16(PLL_DIV)
|
|
|
+#define bfin_write_PLL_DIV(val) bfin_write16(PLL_DIV,val)
|
|
|
+#define bfin_read_VR_CTL() bfin_read16(VR_CTL)
|
|
|
+#define bfin_read_PLL_STAT() bfin_read16(PLL_STAT)
|
|
|
+#define bfin_write_PLL_STAT(val) bfin_write16(PLL_STAT,val)
|
|
|
+#define bfin_read_PLL_LOCKCNT() bfin_read16(PLL_LOCKCNT)
|
|
|
+#define bfin_write_PLL_LOCKCNT(val) bfin_write16(PLL_LOCKCNT,val)
|
|
|
+#define bfin_read_CHIPID() bfin_read32(CHIPID)
|
|
|
+
|
|
|
+/* System Interrupt Controller (0xFFC00100 - 0xFFC001FF) */
|
|
|
+#define bfin_read_SWRST() bfin_read16(SWRST)
|
|
|
+#define bfin_write_SWRST(val) bfin_write16(SWRST,val)
|
|
|
+#define bfin_read_SYSCR() bfin_read16(SYSCR)
|
|
|
+#define bfin_write_SYSCR(val) bfin_write16(SYSCR,val)
|
|
|
+#define bfin_read_SIC_RVECT() bfin_read32(SIC_RVECT)
|
|
|
+#define bfin_write_SIC_RVECT(val) bfin_write32(SIC_RVECT,val)
|
|
|
+#define bfin_read_SIC_IMASK() bfin_read32(SIC_IMASK)
|
|
|
+#define bfin_write_SIC_IMASK(val) bfin_write32(SIC_IMASK,val)
|
|
|
+#define bfin_read_SIC_IAR0() bfin_read32(SIC_IAR0)
|
|
|
+#define bfin_write_SIC_IAR0(val) bfin_write32(SIC_IAR0,val)
|
|
|
+#define bfin_read_SIC_IAR1() bfin_read32(SIC_IAR1)
|
|
|
+#define bfin_write_SIC_IAR1(val) bfin_write32(SIC_IAR1,val)
|
|
|
+#define bfin_read_SIC_IAR2() bfin_read32(SIC_IAR2)
|
|
|
+#define bfin_write_SIC_IAR2(val) bfin_write32(SIC_IAR2,val)
|
|
|
+#define bfin_read_SIC_IAR3() bfin_read32(SIC_IAR3)
|
|
|
+#define bfin_write_SIC_IAR3(val) bfin_write32(SIC_IAR3,val)
|
|
|
+#define bfin_read_SIC_ISR() bfin_read32(SIC_ISR)
|
|
|
+#define bfin_write_SIC_ISR(val) bfin_write32(SIC_ISR,val)
|
|
|
+#define bfin_read_SIC_IWR() bfin_read32(SIC_IWR)
|
|
|
+#define bfin_write_SIC_IWR(val) bfin_write32(SIC_IWR,val)
|
|
|
+
|
|
|
+/* Watchdog Timer (0xFFC00200 - 0xFFC002FF) */
|
|
|
+#define bfin_read_WDOG_CTL() bfin_read16(WDOG_CTL)
|
|
|
+#define bfin_write_WDOG_CTL(val) bfin_write16(WDOG_CTL,val)
|
|
|
+#define bfin_read_WDOG_CNT() bfin_read32(WDOG_CNT)
|
|
|
+#define bfin_write_WDOG_CNT(val) bfin_write32(WDOG_CNT,val)
|
|
|
+#define bfin_read_WDOG_STAT() bfin_read32(WDOG_STAT)
|
|
|
+#define bfin_write_WDOG_STAT(val) bfin_write32(WDOG_STAT,val)
|
|
|
+
|
|
|
+/* Real Time Clock (0xFFC00300 - 0xFFC003FF) */
|
|
|
+#define bfin_read_RTC_STAT() bfin_read32(RTC_STAT)
|
|
|
+#define bfin_write_RTC_STAT(val) bfin_write32(RTC_STAT,val)
|
|
|
+#define bfin_read_RTC_ICTL() bfin_read16(RTC_ICTL)
|
|
|
+#define bfin_write_RTC_ICTL(val) bfin_write16(RTC_ICTL,val)
|
|
|
+#define bfin_read_RTC_ISTAT() bfin_read16(RTC_ISTAT)
|
|
|
+#define bfin_write_RTC_ISTAT(val) bfin_write16(RTC_ISTAT,val)
|
|
|
+#define bfin_read_RTC_SWCNT() bfin_read16(RTC_SWCNT)
|
|
|
+#define bfin_write_RTC_SWCNT(val) bfin_write16(RTC_SWCNT,val)
|
|
|
+#define bfin_read_RTC_ALARM() bfin_read32(RTC_ALARM)
|
|
|
+#define bfin_write_RTC_ALARM(val) bfin_write32(RTC_ALARM,val)
|
|
|
+#define bfin_read_RTC_FAST() bfin_read16(RTC_FAST)
|
|
|
+#define bfin_write_RTC_FAST(val) bfin_write16(RTC_FAST,val)
|
|
|
+#define bfin_read_RTC_PREN() bfin_read16(RTC_PREN)
|
|
|
+#define bfin_write_RTC_PREN(val) bfin_write16(RTC_PREN,val)
|
|
|
+
|
|
|
+/* UART0 Controller (0xFFC00400 - 0xFFC004FF) */
|
|
|
+#define bfin_read_UART0_THR() bfin_read16(UART0_THR)
|
|
|
+#define bfin_write_UART0_THR(val) bfin_write16(UART0_THR,val)
|
|
|
+#define bfin_read_UART0_RBR() bfin_read16(UART0_RBR)
|
|
|
+#define bfin_write_UART0_RBR(val) bfin_write16(UART0_RBR,val)
|
|
|
+#define bfin_read_UART0_DLL() bfin_read16(UART0_DLL)
|
|
|
+#define bfin_write_UART0_DLL(val) bfin_write16(UART0_DLL,val)
|
|
|
+#define bfin_read_UART0_IER() bfin_read16(UART0_IER)
|
|
|
+#define bfin_write_UART0_IER(val) bfin_write16(UART0_IER,val)
|
|
|
+#define bfin_read_UART0_DLH() bfin_read16(UART0_DLH)
|
|
|
+#define bfin_write_UART0_DLH(val) bfin_write16(UART0_DLH,val)
|
|
|
+#define bfin_read_UART0_IIR() bfin_read16(UART0_IIR)
|
|
|
+#define bfin_write_UART0_IIR(val) bfin_write16(UART0_IIR,val)
|
|
|
+#define bfin_read_UART0_LCR() bfin_read16(UART0_LCR)
|
|
|
+#define bfin_write_UART0_LCR(val) bfin_write16(UART0_LCR,val)
|
|
|
+#define bfin_read_UART0_MCR() bfin_read16(UART0_MCR)
|
|
|
+#define bfin_write_UART0_MCR(val) bfin_write16(UART0_MCR,val)
|
|
|
+#define bfin_read_UART0_LSR() bfin_read16(UART0_LSR)
|
|
|
+#define bfin_write_UART0_LSR(val) bfin_write16(UART0_LSR,val)
|
|
|
+#define bfin_read_UART0_MSR() bfin_read16(UART0_MSR)
|
|
|
+#define bfin_write_UART0_MSR(val) bfin_write16(UART0_MSR,val)
|
|
|
+#define bfin_read_UART0_SCR() bfin_read16(UART0_SCR)
|
|
|
+#define bfin_write_UART0_SCR(val) bfin_write16(UART0_SCR,val)
|
|
|
+#define bfin_read_UART0_GCTL() bfin_read16(UART0_GCTL)
|
|
|
+#define bfin_write_UART0_GCTL(val) bfin_write16(UART0_GCTL,val)
|
|
|
+
|
|
|
+/* SPI Controller (0xFFC00500 - 0xFFC005FF) */
|
|
|
+#define bfin_read_SPI_CTL() bfin_read16(SPI_CTL)
|
|
|
+#define bfin_write_SPI_CTL(val) bfin_write16(SPI_CTL,val)
|
|
|
+#define bfin_read_SPI_FLG() bfin_read16(SPI_FLG)
|
|
|
+#define bfin_write_SPI_FLG(val) bfin_write16(SPI_FLG,val)
|
|
|
+#define bfin_read_SPI_STAT() bfin_read16(SPI_STAT)
|
|
|
+#define bfin_write_SPI_STAT(val) bfin_write16(SPI_STAT,val)
|
|
|
+#define bfin_read_SPI_TDBR() bfin_read16(SPI_TDBR)
|
|
|
+#define bfin_write_SPI_TDBR(val) bfin_write16(SPI_TDBR,val)
|
|
|
+#define bfin_read_SPI_RDBR() bfin_read16(SPI_RDBR)
|
|
|
+#define bfin_write_SPI_RDBR(val) bfin_write16(SPI_RDBR,val)
|
|
|
+#define bfin_read_SPI_BAUD() bfin_read16(SPI_BAUD)
|
|
|
+#define bfin_write_SPI_BAUD(val) bfin_write16(SPI_BAUD,val)
|
|
|
+#define bfin_read_SPI_SHADOW() bfin_read16(SPI_SHADOW)
|
|
|
+#define bfin_write_SPI_SHADOW(val) bfin_write16(SPI_SHADOW,val)
|
|
|
+
|
|
|
+/* TIMER0-7 Registers (0xFFC00600 - 0xFFC006FF) */
|
|
|
+#define bfin_read_TIMER0_CONFIG() bfin_read16(TIMER0_CONFIG)
|
|
|
+#define bfin_write_TIMER0_CONFIG(val) bfin_write16(TIMER0_CONFIG,val)
|
|
|
+#define bfin_read_TIMER0_COUNTER() bfin_read32(TIMER0_COUNTER)
|