| 
					
				 | 
			
			
				@@ -222,3 +222,36 @@ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				 /* Possible RETS Register Corruption when Subroutine Is under 5 Cycles in Duration */ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				 #define ANOMALY_05000371 (1) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				 /* Level-Sensitive External GPIO Wakeups May Cause Indefinite Stall */ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define ANOMALY_05000403 (1) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+/* TESTSET Instruction Causes Data Corruption with Writeback Data Cache Enabled */ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define ANOMALY_05000412 (1) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+/* Speculative Fetches Can Cause Undesired External FIFO Operations */ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define ANOMALY_05000416 (1) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+/* Multichannel SPORT Channel Misalignment Under Specific Configuration */ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define ANOMALY_05000425 (1) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+/* Speculative Fetches of Indirect-Pointer Instructions Can Cause False Hardware Errors */ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define ANOMALY_05000426 (1) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+/* Lost/Corrupted L2/L3 Memory Write after Speculative L2 Memory Read by Core B */ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define ANOMALY_05000428 (__SILICON_REVISION__ > 3) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+/* IFLUSH Instruction at End of Hardware Loop Causes Infinite Stall */ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define ANOMALY_05000443 (1) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+/* SCKELOW Feature Is Not Functional */ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define ANOMALY_05000458 (1) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+/* False Hardware Error when RETI Points to Invalid Memory */ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define ANOMALY_05000461 (1) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+/* Synchronization Problem at Startup May Cause SPORT Transmit Channels to Misalign */ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define ANOMALY_05000462 (1) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+/* Boot Failure When SDRAM Control Signals Toggle Coming Out Of Reset */ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define ANOMALY_05000471 (1) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+/* Interrupted SPORT Receive Data Register Read Results In Underflow when SLEN > 15 */ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define ANOMALY_05000473 (1) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+/* Possible Lockup Condition when Modifying PLL from External Memory */ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define ANOMALY_05000475 (1) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+/* TESTSET Instruction Cannot Be Interrupted */ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define ANOMALY_05000477 (1) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+/* Reads of ITEST_COMMAND and ITEST_DATA Registers Cause Cache Corruption */ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define ANOMALY_05000481 (1) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+/* PLL May Latch Incorrect Values Coming Out of Reset */ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define ANOMALY_05000489 (1) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+/* Instruction Memory Stalls Can Cause IFLUSH to Fail */ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define ANOMALY_05000491 (1) 
			 |