|
@@ -2217,3 +2217,94 @@ static struct omap_hwmod_ocp_if am33xx_gfx__l3_main = {
|
|
|
/* l4 wkup -> wkup m3 */
|
|
|
static struct omap_hwmod_addr_space am33xx_wkup_m3_addrs[] = {
|
|
|
{
|
|
|
+ .name = "umem",
|
|
|
+ .pa_start = 0x44d00000,
|
|
|
+ .pa_end = 0x44d00000 + SZ_16K - 1,
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
+ },
|
|
|
+ {
|
|
|
+ .name = "dmem",
|
|
|
+ .pa_start = 0x44d80000,
|
|
|
+ .pa_end = 0x44d80000 + SZ_8K - 1,
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
+ },
|
|
|
+ { }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_ocp_if am33xx_l4_wkup__wkup_m3 = {
|
|
|
+ .master = &am33xx_l4_wkup_hwmod,
|
|
|
+ .slave = &am33xx_wkup_m3_hwmod,
|
|
|
+ .clk = "dpll_core_m4_div2_ck",
|
|
|
+ .addr = am33xx_wkup_m3_addrs,
|
|
|
+ .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
+};
|
|
|
+
|
|
|
+/* l4 hs -> pru-icss */
|
|
|
+static struct omap_hwmod_addr_space am33xx_pruss_addrs[] = {
|
|
|
+ {
|
|
|
+ .pa_start = 0x4a300000,
|
|
|
+ .pa_end = 0x4a300000 + SZ_512K - 1,
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
+ },
|
|
|
+ { }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_ocp_if am33xx_l4_hs__pruss = {
|
|
|
+ .master = &am33xx_l4_hs_hwmod,
|
|
|
+ .slave = &am33xx_pruss_hwmod,
|
|
|
+ .clk = "dpll_core_m4_ck",
|
|
|
+ .addr = am33xx_pruss_addrs,
|
|
|
+ .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
+};
|
|
|
+
|
|
|
+/* l3 main -> gfx */
|
|
|
+static struct omap_hwmod_addr_space am33xx_gfx_addrs[] = {
|
|
|
+ {
|
|
|
+ .pa_start = 0x56000000,
|
|
|
+ .pa_end = 0x56000000 + SZ_16M - 1,
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
+ },
|
|
|
+ { }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_ocp_if am33xx_l3_main__gfx = {
|
|
|
+ .master = &am33xx_l3_main_hwmod,
|
|
|
+ .slave = &am33xx_gfx_hwmod,
|
|
|
+ .clk = "dpll_core_m4_ck",
|
|
|
+ .addr = am33xx_gfx_addrs,
|
|
|
+ .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
+};
|
|
|
+
|
|
|
+/* l4 wkup -> smartreflex0 */
|
|
|
+static struct omap_hwmod_addr_space am33xx_smartreflex0_addrs[] = {
|
|
|
+ {
|
|
|
+ .pa_start = 0x44e37000,
|
|
|
+ .pa_end = 0x44e37000 + SZ_4K - 1,
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
+ },
|
|
|
+ { }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_ocp_if am33xx_l4_wkup__smartreflex0 = {
|
|
|
+ .master = &am33xx_l4_wkup_hwmod,
|
|
|
+ .slave = &am33xx_smartreflex0_hwmod,
|
|
|
+ .clk = "dpll_core_m4_div2_ck",
|
|
|
+ .addr = am33xx_smartreflex0_addrs,
|
|
|
+ .user = OCP_USER_MPU,
|
|
|
+};
|
|
|
+
|
|
|
+/* l4 wkup -> smartreflex1 */
|
|
|
+static struct omap_hwmod_addr_space am33xx_smartreflex1_addrs[] = {
|
|
|
+ {
|
|
|
+ .pa_start = 0x44e39000,
|
|
|
+ .pa_end = 0x44e39000 + SZ_4K - 1,
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
+ },
|
|
|
+ { }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_ocp_if am33xx_l4_wkup__smartreflex1 = {
|
|
|
+ .master = &am33xx_l4_wkup_hwmod,
|
|
|
+ .slave = &am33xx_smartreflex1_hwmod,
|
|
|
+ .clk = "dpll_core_m4_div2_ck",
|
|
|
+ .addr = am33xx_smartreflex1_addrs,
|