|  | @@ -419,3 +419,193 @@
 | 
	
		
			
				|  |  |  #define OMAP3430ES2_SAVEANDRESTORE_SHIFT		4
 | 
	
		
			
				|  |  |  
 | 
	
		
			
				|  |  |  /* RM_RSTST_PER specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PM_WKEN_PER specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PM_MPUGRPSEL_PER specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PM_IVA2GRPSEL_PER specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PM_WKST_PER specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PM_WKDEP_PER specific bits */
 | 
	
		
			
				|  |  | +#define OMAP3430_PM_WKDEP_PER_EN_IVA2_MASK		(1 << 2)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PM_PWSTCTRL_PER specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PM_PWSTST_PER specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PM_PREPWSTST_PER specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* RM_RSTST_EMU specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PM_PWSTST_EMU specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VC_SMPS_SA */
 | 
	
		
			
				|  |  | +#define OMAP3430_PRM_VC_SMPS_SA_SA1_SHIFT		16
 | 
	
		
			
				|  |  | +#define OMAP3430_PRM_VC_SMPS_SA_SA1_MASK		(0x7f << 16)
 | 
	
		
			
				|  |  | +#define OMAP3430_PRM_VC_SMPS_SA_SA0_SHIFT		0
 | 
	
		
			
				|  |  | +#define OMAP3430_PRM_VC_SMPS_SA_SA0_MASK		(0x7f << 0)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VC_SMPS_VOL_RA */
 | 
	
		
			
				|  |  | +#define OMAP3430_VOLRA1_SHIFT				16
 | 
	
		
			
				|  |  | +#define OMAP3430_VOLRA1_MASK				(0xff << 16)
 | 
	
		
			
				|  |  | +#define OMAP3430_VOLRA0_SHIFT				0
 | 
	
		
			
				|  |  | +#define OMAP3430_VOLRA0_MASK				(0xff << 0)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VC_SMPS_CMD_RA */
 | 
	
		
			
				|  |  | +#define OMAP3430_CMDRA1_SHIFT				16
 | 
	
		
			
				|  |  | +#define OMAP3430_CMDRA1_MASK				(0xff << 16)
 | 
	
		
			
				|  |  | +#define OMAP3430_CMDRA0_SHIFT				0
 | 
	
		
			
				|  |  | +#define OMAP3430_CMDRA0_MASK				(0xff << 0)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VC_CMD_VAL_0 specific bits */
 | 
	
		
			
				|  |  | +#define OMAP3430_VC_CMD_ON_SHIFT			24
 | 
	
		
			
				|  |  | +#define OMAP3430_VC_CMD_ON_MASK				(0xFF << 24)
 | 
	
		
			
				|  |  | +#define OMAP3430_VC_CMD_ONLP_SHIFT			16
 | 
	
		
			
				|  |  | +#define OMAP3430_VC_CMD_ONLP_MASK			(0xFF << 16)
 | 
	
		
			
				|  |  | +#define OMAP3430_VC_CMD_RET_SHIFT			8
 | 
	
		
			
				|  |  | +#define OMAP3430_VC_CMD_RET_MASK			(0xFF << 8)
 | 
	
		
			
				|  |  | +#define OMAP3430_VC_CMD_OFF_SHIFT			0
 | 
	
		
			
				|  |  | +#define OMAP3430_VC_CMD_OFF_MASK			(0xFF << 0)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VC_CMD_VAL_1 specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VC_CH_CONF */
 | 
	
		
			
				|  |  | +#define OMAP3430_CMD1_MASK				(1 << 20)
 | 
	
		
			
				|  |  | +#define OMAP3430_RACEN1_MASK				(1 << 19)
 | 
	
		
			
				|  |  | +#define OMAP3430_RAC1_MASK				(1 << 18)
 | 
	
		
			
				|  |  | +#define OMAP3430_RAV1_MASK				(1 << 17)
 | 
	
		
			
				|  |  | +#define OMAP3430_PRM_VC_CH_CONF_SA1_MASK		(1 << 16)
 | 
	
		
			
				|  |  | +#define OMAP3430_CMD0_MASK				(1 << 4)
 | 
	
		
			
				|  |  | +#define OMAP3430_RACEN0_MASK				(1 << 3)
 | 
	
		
			
				|  |  | +#define OMAP3430_RAC0_MASK				(1 << 2)
 | 
	
		
			
				|  |  | +#define OMAP3430_RAV0_MASK				(1 << 1)
 | 
	
		
			
				|  |  | +#define OMAP3430_PRM_VC_CH_CONF_SA0_MASK		(1 << 0)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VC_I2C_CFG */
 | 
	
		
			
				|  |  | +#define OMAP3430_HSMASTER_MASK				(1 << 5)
 | 
	
		
			
				|  |  | +#define OMAP3430_SREN_MASK				(1 << 4)
 | 
	
		
			
				|  |  | +#define OMAP3430_HSEN_MASK				(1 << 3)
 | 
	
		
			
				|  |  | +#define OMAP3430_MCODE_SHIFT				0
 | 
	
		
			
				|  |  | +#define OMAP3430_MCODE_MASK				(0x7 << 0)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VC_BYPASS_VAL */
 | 
	
		
			
				|  |  | +#define OMAP3430_VALID_MASK				(1 << 24)
 | 
	
		
			
				|  |  | +#define OMAP3430_DATA_SHIFT				16
 | 
	
		
			
				|  |  | +#define OMAP3430_DATA_MASK				(0xff << 16)
 | 
	
		
			
				|  |  | +#define OMAP3430_REGADDR_SHIFT				8
 | 
	
		
			
				|  |  | +#define OMAP3430_REGADDR_MASK				(0xff << 8)
 | 
	
		
			
				|  |  | +#define OMAP3430_SLAVEADDR_SHIFT			0
 | 
	
		
			
				|  |  | +#define OMAP3430_SLAVEADDR_MASK				(0x7f << 0)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_RSTCTRL */
 | 
	
		
			
				|  |  | +#define OMAP3430_RST_DPLL3_MASK				(1 << 2)
 | 
	
		
			
				|  |  | +#define OMAP3430_RST_GS_MASK				(1 << 1)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_RSTTIME */
 | 
	
		
			
				|  |  | +#define OMAP3430_RSTTIME2_SHIFT				8
 | 
	
		
			
				|  |  | +#define OMAP3430_RSTTIME2_MASK				(0x1f << 8)
 | 
	
		
			
				|  |  | +#define OMAP3430_RSTTIME1_SHIFT				0
 | 
	
		
			
				|  |  | +#define OMAP3430_RSTTIME1_MASK				(0xff << 0)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_RSTST */
 | 
	
		
			
				|  |  | +#define OMAP3430_ICECRUSHER_RST_SHIFT			10
 | 
	
		
			
				|  |  | +#define OMAP3430_ICECRUSHER_RST_MASK			(1 << 10)
 | 
	
		
			
				|  |  | +#define OMAP3430_ICEPICK_RST_SHIFT			9
 | 
	
		
			
				|  |  | +#define OMAP3430_ICEPICK_RST_MASK			(1 << 9)
 | 
	
		
			
				|  |  | +#define OMAP3430_VDD2_VOLTAGE_MANAGER_RST_SHIFT		8
 | 
	
		
			
				|  |  | +#define OMAP3430_VDD2_VOLTAGE_MANAGER_RST_MASK		(1 << 8)
 | 
	
		
			
				|  |  | +#define OMAP3430_VDD1_VOLTAGE_MANAGER_RST_SHIFT		7
 | 
	
		
			
				|  |  | +#define OMAP3430_VDD1_VOLTAGE_MANAGER_RST_MASK		(1 << 7)
 | 
	
		
			
				|  |  | +#define OMAP3430_EXTERNAL_WARM_RST_SHIFT		6
 | 
	
		
			
				|  |  | +#define OMAP3430_EXTERNAL_WARM_RST_MASK			(1 << 6)
 | 
	
		
			
				|  |  | +#define OMAP3430_SECURE_WD_RST_SHIFT			5
 | 
	
		
			
				|  |  | +#define OMAP3430_SECURE_WD_RST_MASK			(1 << 5)
 | 
	
		
			
				|  |  | +#define OMAP3430_MPU_WD_RST_SHIFT			4
 | 
	
		
			
				|  |  | +#define OMAP3430_MPU_WD_RST_MASK			(1 << 4)
 | 
	
		
			
				|  |  | +#define OMAP3430_SECURITY_VIOL_RST_SHIFT		3
 | 
	
		
			
				|  |  | +#define OMAP3430_SECURITY_VIOL_RST_MASK			(1 << 3)
 | 
	
		
			
				|  |  | +#define OMAP3430_GLOBAL_SW_RST_SHIFT			1
 | 
	
		
			
				|  |  | +#define OMAP3430_GLOBAL_SW_RST_MASK			(1 << 1)
 | 
	
		
			
				|  |  | +#define OMAP3430_GLOBAL_COLD_RST_SHIFT			0
 | 
	
		
			
				|  |  | +#define OMAP3430_GLOBAL_COLD_RST_MASK			(1 << 0)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VOLTCTRL */
 | 
	
		
			
				|  |  | +#define OMAP3430_SEL_VMODE_MASK				(1 << 4)
 | 
	
		
			
				|  |  | +#define OMAP3430_SEL_OFF_MASK				(1 << 3)
 | 
	
		
			
				|  |  | +#define OMAP3430_AUTO_OFF_MASK				(1 << 2)
 | 
	
		
			
				|  |  | +#define OMAP3430_AUTO_RET_MASK				(1 << 1)
 | 
	
		
			
				|  |  | +#define OMAP3430_AUTO_SLEEP_MASK			(1 << 0)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_SRAM_PCHARGE */
 | 
	
		
			
				|  |  | +#define OMAP3430_PCHARGE_TIME_SHIFT			0
 | 
	
		
			
				|  |  | +#define OMAP3430_PCHARGE_TIME_MASK			(0xff << 0)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_CLKSRC_CTRL */
 | 
	
		
			
				|  |  | +#define OMAP3430_SYSCLKDIV_SHIFT			6
 | 
	
		
			
				|  |  | +#define OMAP3430_SYSCLKDIV_MASK				(0x3 << 6)
 | 
	
		
			
				|  |  | +#define OMAP3430_AUTOEXTCLKMODE_SHIFT			3
 | 
	
		
			
				|  |  | +#define OMAP3430_AUTOEXTCLKMODE_MASK			(0x3 << 3)
 | 
	
		
			
				|  |  | +#define OMAP3430_SYSCLKSEL_SHIFT			0
 | 
	
		
			
				|  |  | +#define OMAP3430_SYSCLKSEL_MASK				(0x3 << 0)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VOLTSETUP1 */
 | 
	
		
			
				|  |  | +#define OMAP3430_SETUP_TIME2_SHIFT			16
 | 
	
		
			
				|  |  | +#define OMAP3430_SETUP_TIME2_MASK			(0xffff << 16)
 | 
	
		
			
				|  |  | +#define OMAP3430_SETUP_TIME1_SHIFT			0
 | 
	
		
			
				|  |  | +#define OMAP3430_SETUP_TIME1_MASK			(0xffff << 0)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VOLTOFFSET */
 | 
	
		
			
				|  |  | +#define OMAP3430_OFFSET_TIME_SHIFT			0
 | 
	
		
			
				|  |  | +#define OMAP3430_OFFSET_TIME_MASK			(0xffff << 0)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_CLKSETUP */
 | 
	
		
			
				|  |  | +#define OMAP3430_SETUP_TIME_SHIFT			0
 | 
	
		
			
				|  |  | +#define OMAP3430_SETUP_TIME_MASK			(0xffff << 0)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_POLCTRL */
 | 
	
		
			
				|  |  | +#define OMAP3430_OFFMODE_POL_MASK			(1 << 3)
 | 
	
		
			
				|  |  | +#define OMAP3430_CLKOUT_POL_MASK			(1 << 2)
 | 
	
		
			
				|  |  | +#define OMAP3430_CLKREQ_POL_MASK			(1 << 1)
 | 
	
		
			
				|  |  | +#define OMAP3430_EXTVOL_POL_MASK			(1 << 0)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VOLTSETUP2 */
 | 
	
		
			
				|  |  | +#define OMAP3430_OFFMODESETUPTIME_SHIFT			0
 | 
	
		
			
				|  |  | +#define OMAP3430_OFFMODESETUPTIME_MASK			(0xffff << 0)
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VP1_CONFIG specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VP1_VSTEPMIN specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VP1_VSTEPMAX specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VP1_VLIMITTO specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VP1_VOLTAGE specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VP1_STATUS specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VP2_CONFIG specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VP2_VSTEPMIN specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VP2_VSTEPMAX specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VP2_VLIMITTO specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VP2_VOLTAGE specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PRM_VP2_STATUS specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* RM_RSTST_NEON specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PM_WKDEP_NEON specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PM_PWSTCTRL_NEON specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PM_PWSTST_NEON specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* PM_PREPWSTST_NEON specific bits */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +#endif
 |