|
@@ -1056,3 +1056,157 @@ static const struct clksel_rate common_mcbsp_96m_rates[] = {
|
|
|
|
|
|
static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
|
|
|
{ .div = 1, .val = 1, .flags = RATE_IN_24XX },
|
|
|
+ { .div = 0 }
|
|
|
+};
|
|
|
+
|
|
|
+static const struct clksel mcbsp_fck_clksel[] = {
|
|
|
+ { .parent = &func_96m_ck, .rates = common_mcbsp_96m_rates },
|
|
|
+ { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
|
|
|
+ { .parent = NULL },
|
|
|
+};
|
|
|
+
|
|
|
+static const char *mcbsp1_fck_parent_names[] = {
|
|
|
+ "func_96m_ck", "mcbsp_clks",
|
|
|
+};
|
|
|
+
|
|
|
+DEFINE_CLK_OMAP_MUX_GATE(mcbsp1_fck, "core_l4_clkdm", mcbsp_fck_clksel,
|
|
|
+ OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
|
|
|
+ OMAP2_MCBSP1_CLKS_MASK,
|
|
|
+ OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
|
|
|
+ OMAP24XX_EN_MCBSP1_SHIFT, &clkhwops_wait,
|
|
|
+ mcbsp1_fck_parent_names, dss1_fck_ops);
|
|
|
+
|
|
|
+static struct clk mcbsp1_ick;
|
|
|
+
|
|
|
+static struct clk_hw_omap mcbsp1_ick_hw = {
|
|
|
+ .hw = {
|
|
|
+ .clk = &mcbsp1_ick,
|
|
|
+ },
|
|
|
+ .ops = &clkhwops_iclk_wait,
|
|
|
+ .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
|
|
|
+ .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
|
|
|
+ .clkdm_name = "core_l4_clkdm",
|
|
|
+};
|
|
|
+
|
|
|
+DEFINE_STRUCT_CLK(mcbsp1_ick, aes_ick_parent_names, aes_ick_ops);
|
|
|
+
|
|
|
+DEFINE_CLK_OMAP_MUX_GATE(mcbsp2_fck, "core_l4_clkdm", mcbsp_fck_clksel,
|
|
|
+ OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
|
|
|
+ OMAP2_MCBSP2_CLKS_MASK,
|
|
|
+ OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
|
|
|
+ OMAP24XX_EN_MCBSP2_SHIFT, &clkhwops_wait,
|
|
|
+ mcbsp1_fck_parent_names, dss1_fck_ops);
|
|
|
+
|
|
|
+static struct clk mcbsp2_ick;
|
|
|
+
|
|
|
+static struct clk_hw_omap mcbsp2_ick_hw = {
|
|
|
+ .hw = {
|
|
|
+ .clk = &mcbsp2_ick,
|
|
|
+ },
|
|
|
+ .ops = &clkhwops_iclk_wait,
|
|
|
+ .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
|
|
|
+ .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
|
|
|
+ .clkdm_name = "core_l4_clkdm",
|
|
|
+};
|
|
|
+
|
|
|
+DEFINE_STRUCT_CLK(mcbsp2_ick, aes_ick_parent_names, aes_ick_ops);
|
|
|
+
|
|
|
+DEFINE_CLK_OMAP_MUX_GATE(mcbsp3_fck, "core_l4_clkdm", mcbsp_fck_clksel,
|
|
|
+ OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
|
|
|
+ OMAP2_MCBSP3_CLKS_MASK,
|
|
|
+ OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
|
|
|
+ OMAP2430_EN_MCBSP3_SHIFT, &clkhwops_wait,
|
|
|
+ mcbsp1_fck_parent_names, dss1_fck_ops);
|
|
|
+
|
|
|
+static struct clk mcbsp3_ick;
|
|
|
+
|
|
|
+static struct clk_hw_omap mcbsp3_ick_hw = {
|
|
|
+ .hw = {
|
|
|
+ .clk = &mcbsp3_ick,
|
|
|
+ },
|
|
|
+ .ops = &clkhwops_iclk_wait,
|
|
|
+ .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
|
|
|
+ .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
|
|
|
+ .clkdm_name = "core_l4_clkdm",
|
|
|
+};
|
|
|
+
|
|
|
+DEFINE_STRUCT_CLK(mcbsp3_ick, aes_ick_parent_names, aes_ick_ops);
|
|
|
+
|
|
|
+DEFINE_CLK_OMAP_MUX_GATE(mcbsp4_fck, "core_l4_clkdm", mcbsp_fck_clksel,
|
|
|
+ OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
|
|
|
+ OMAP2_MCBSP4_CLKS_MASK,
|
|
|
+ OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
|
|
|
+ OMAP2430_EN_MCBSP4_SHIFT, &clkhwops_wait,
|
|
|
+ mcbsp1_fck_parent_names, dss1_fck_ops);
|
|
|
+
|
|
|
+static struct clk mcbsp4_ick;
|
|
|
+
|
|
|
+static struct clk_hw_omap mcbsp4_ick_hw = {
|
|
|
+ .hw = {
|
|
|
+ .clk = &mcbsp4_ick,
|
|
|
+ },
|
|
|
+ .ops = &clkhwops_iclk_wait,
|
|
|
+ .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
|
|
|
+ .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
|
|
|
+ .clkdm_name = "core_l4_clkdm",
|
|
|
+};
|
|
|
+
|
|
|
+DEFINE_STRUCT_CLK(mcbsp4_ick, aes_ick_parent_names, aes_ick_ops);
|
|
|
+
|
|
|
+DEFINE_CLK_OMAP_MUX_GATE(mcbsp5_fck, "core_l4_clkdm", mcbsp_fck_clksel,
|
|
|
+ OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
|
|
|
+ OMAP2_MCBSP5_CLKS_MASK,
|
|
|
+ OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
|
|
|
+ OMAP2430_EN_MCBSP5_SHIFT, &clkhwops_wait,
|
|
|
+ mcbsp1_fck_parent_names, dss1_fck_ops);
|
|
|
+
|
|
|
+static struct clk mcbsp5_ick;
|
|
|
+
|
|
|
+static struct clk_hw_omap mcbsp5_ick_hw = {
|
|
|
+ .hw = {
|
|
|
+ .clk = &mcbsp5_ick,
|
|
|
+ },
|
|
|
+ .ops = &clkhwops_iclk_wait,
|
|
|
+ .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
|
|
|
+ .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
|
|
|
+ .clkdm_name = "core_l4_clkdm",
|
|
|
+};
|
|
|
+
|
|
|
+DEFINE_STRUCT_CLK(mcbsp5_ick, aes_ick_parent_names, aes_ick_ops);
|
|
|
+
|
|
|
+static struct clk mcspi1_fck;
|
|
|
+
|
|
|
+static const char *mcspi1_fck_parent_names[] = {
|
|
|
+ "func_48m_ck",
|
|
|
+};
|
|
|
+
|
|
|
+static struct clk_hw_omap mcspi1_fck_hw = {
|
|
|
+ .hw = {
|
|
|
+ .clk = &mcspi1_fck,
|
|
|
+ },
|
|
|
+ .ops = &clkhwops_wait,
|
|
|
+ .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
|
|
|
+ .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
|
|
|
+ .clkdm_name = "core_l4_clkdm",
|
|
|
+};
|
|
|
+
|
|
|
+DEFINE_STRUCT_CLK(mcspi1_fck, mcspi1_fck_parent_names, aes_ick_ops);
|
|
|
+
|
|
|
+static struct clk mcspi1_ick;
|
|
|
+
|
|
|
+static struct clk_hw_omap mcspi1_ick_hw = {
|
|
|
+ .hw = {
|
|
|
+ .clk = &mcspi1_ick,
|
|
|
+ },
|
|
|
+ .ops = &clkhwops_iclk_wait,
|
|
|
+ .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
|
|
|
+ .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
|
|
|
+ .clkdm_name = "core_l4_clkdm",
|
|
|
+};
|
|
|
+
|
|
|
+DEFINE_STRUCT_CLK(mcspi1_ick, aes_ick_parent_names, aes_ick_ops);
|
|
|
+
|
|
|
+static struct clk mcspi2_fck;
|
|
|
+
|
|
|
+static struct clk_hw_omap mcspi2_fck_hw = {
|
|
|
+ .hw = {
|