|
@@ -2010,3 +2010,99 @@ static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
|
|
.main_clk = "mcbsp2_fck",
|
|
.main_clk = "mcbsp2_fck",
|
|
.prcm = {
|
|
.prcm = {
|
|
.omap4 = {
|
|
.omap4 = {
|
|
|
|
+ .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
|
|
|
|
+ .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
|
|
|
|
+ .modulemode = MODULEMODE_SWCTRL,
|
|
|
|
+ },
|
|
|
|
+ },
|
|
|
|
+ .opt_clks = mcbsp2_opt_clks,
|
|
|
|
+ .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* mcbsp3 */
|
|
|
|
+static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
|
|
|
|
+ { .name = "common", .irq = 23 + OMAP44XX_IRQ_GIC_START },
|
|
|
|
+ { .irq = -1 }
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
|
|
|
|
+ { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
|
|
|
|
+ { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
|
|
|
|
+ { .dma_req = -1 }
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
|
|
|
|
+ { .role = "pad_fck", .clk = "pad_clks_ck" },
|
|
|
|
+ { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
|
|
|
|
+ .name = "mcbsp3",
|
|
|
|
+ .class = &omap44xx_mcbsp_hwmod_class,
|
|
|
|
+ .clkdm_name = "abe_clkdm",
|
|
|
|
+ .mpu_irqs = omap44xx_mcbsp3_irqs,
|
|
|
|
+ .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
|
|
|
|
+ .main_clk = "mcbsp3_fck",
|
|
|
|
+ .prcm = {
|
|
|
|
+ .omap4 = {
|
|
|
|
+ .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
|
|
|
|
+ .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
|
|
|
|
+ .modulemode = MODULEMODE_SWCTRL,
|
|
|
|
+ },
|
|
|
|
+ },
|
|
|
|
+ .opt_clks = mcbsp3_opt_clks,
|
|
|
|
+ .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* mcbsp4 */
|
|
|
|
+static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
|
|
|
|
+ { .name = "common", .irq = 16 + OMAP44XX_IRQ_GIC_START },
|
|
|
|
+ { .irq = -1 }
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
|
|
|
|
+ { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
|
|
|
|
+ { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
|
|
|
|
+ { .dma_req = -1 }
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
|
|
|
|
+ { .role = "pad_fck", .clk = "pad_clks_ck" },
|
|
|
|
+ { .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" },
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
|
|
|
|
+ .name = "mcbsp4",
|
|
|
|
+ .class = &omap44xx_mcbsp_hwmod_class,
|
|
|
|
+ .clkdm_name = "l4_per_clkdm",
|
|
|
|
+ .mpu_irqs = omap44xx_mcbsp4_irqs,
|
|
|
|
+ .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
|
|
|
|
+ .main_clk = "mcbsp4_fck",
|
|
|
|
+ .prcm = {
|
|
|
|
+ .omap4 = {
|
|
|
|
+ .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
|
|
|
|
+ .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
|
|
|
|
+ .modulemode = MODULEMODE_SWCTRL,
|
|
|
|
+ },
|
|
|
|
+ },
|
|
|
|
+ .opt_clks = mcbsp4_opt_clks,
|
|
|
|
+ .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * 'mcpdm' class
|
|
|
|
+ * multi channel pdm controller (proprietary interface with phoenix power
|
|
|
|
+ * ic)
|
|
|
|
+ */
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
|
|
|
|
+ .rev_offs = 0x0000,
|
|
|
|
+ .sysc_offs = 0x0010,
|
|
|
|
+ .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
|
|
|
|
+ SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
|
|
|
|
+ .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
|
|
|
|
+ SIDLE_SMART_WKUP),
|
|
|
|
+ .sysc_fields = &omap_hwmod_sysc_type2,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
|