|
@@ -75,3 +75,111 @@ static struct map_desc u8500_io_desc[] __initdata = {
|
|
|
/* U9540 IO map specific description */
|
|
|
static struct map_desc u9540_io_desc[] __initdata = {
|
|
|
__IO_DEV_DESC(U8500_PRCMU_BASE, SZ_4K + SZ_8K),
|
|
|
+ __IO_DEV_DESC(U8500_PRCMU_TCDM_BASE, SZ_4K + SZ_8K),
|
|
|
+};
|
|
|
+
|
|
|
+void __init u8500_map_io(void)
|
|
|
+{
|
|
|
+ /*
|
|
|
+ * Map the UARTs early so that the DEBUG_LL stuff continues to work.
|
|
|
+ */
|
|
|
+ iotable_init(u8500_uart_io_desc, ARRAY_SIZE(u8500_uart_io_desc));
|
|
|
+
|
|
|
+ ux500_map_io();
|
|
|
+
|
|
|
+ iotable_init(u8500_common_io_desc, ARRAY_SIZE(u8500_common_io_desc));
|
|
|
+
|
|
|
+ if (cpu_is_ux540_family())
|
|
|
+ iotable_init(u9540_io_desc, ARRAY_SIZE(u9540_io_desc));
|
|
|
+ else
|
|
|
+ iotable_init(u8500_io_desc, ARRAY_SIZE(u8500_io_desc));
|
|
|
+
|
|
|
+ _PRCMU_BASE = __io_address(U8500_PRCMU_BASE);
|
|
|
+}
|
|
|
+
|
|
|
+static struct resource db8500_pmu_resources[] = {
|
|
|
+ [0] = {
|
|
|
+ .start = IRQ_DB8500_PMU,
|
|
|
+ .end = IRQ_DB8500_PMU,
|
|
|
+ .flags = IORESOURCE_IRQ,
|
|
|
+ },
|
|
|
+};
|
|
|
+
|
|
|
+/*
|
|
|
+ * The PMU IRQ lines of two cores are wired together into a single interrupt.
|
|
|
+ * Bounce the interrupt to the other core if it's not ours.
|
|
|
+ */
|
|
|
+static irqreturn_t db8500_pmu_handler(int irq, void *dev, irq_handler_t handler)
|
|
|
+{
|
|
|
+ irqreturn_t ret = handler(irq, dev);
|
|
|
+ int other = !smp_processor_id();
|
|
|
+
|
|
|
+ if (ret == IRQ_NONE && cpu_online(other))
|
|
|
+ irq_set_affinity(irq, cpumask_of(other));
|
|
|
+
|
|
|
+ /*
|
|
|
+ * We should be able to get away with the amount of IRQ_NONEs we give,
|
|
|
+ * while still having the spurious IRQ detection code kick in if the
|
|
|
+ * interrupt really starts hitting spuriously.
|
|
|
+ */
|
|
|
+ return ret;
|
|
|
+}
|
|
|
+
|
|
|
+struct arm_pmu_platdata db8500_pmu_platdata = {
|
|
|
+ .handle_irq = db8500_pmu_handler,
|
|
|
+};
|
|
|
+
|
|
|
+static struct platform_device db8500_pmu_device = {
|
|
|
+ .name = "arm-pmu",
|
|
|
+ .id = -1,
|
|
|
+ .num_resources = ARRAY_SIZE(db8500_pmu_resources),
|
|
|
+ .resource = db8500_pmu_resources,
|
|
|
+ .dev.platform_data = &db8500_pmu_platdata,
|
|
|
+};
|
|
|
+
|
|
|
+static struct platform_device db8500_prcmu_device = {
|
|
|
+ .name = "db8500-prcmu",
|
|
|
+};
|
|
|
+
|
|
|
+static struct platform_device *platform_devs[] __initdata = {
|
|
|
+ &u8500_dma40_device,
|
|
|
+ &db8500_pmu_device,
|
|
|
+ &db8500_prcmu_device,
|
|
|
+};
|
|
|
+
|
|
|
+static resource_size_t __initdata db8500_gpio_base[] = {
|
|
|
+ U8500_GPIOBANK0_BASE,
|
|
|
+ U8500_GPIOBANK1_BASE,
|
|
|
+ U8500_GPIOBANK2_BASE,
|
|
|
+ U8500_GPIOBANK3_BASE,
|
|
|
+ U8500_GPIOBANK4_BASE,
|
|
|
+ U8500_GPIOBANK5_BASE,
|
|
|
+ U8500_GPIOBANK6_BASE,
|
|
|
+ U8500_GPIOBANK7_BASE,
|
|
|
+ U8500_GPIOBANK8_BASE,
|
|
|
+};
|
|
|
+
|
|
|
+static void __init db8500_add_gpios(struct device *parent)
|
|
|
+{
|
|
|
+ struct nmk_gpio_platform_data pdata = {
|
|
|
+ .supports_sleepmode = true,
|
|
|
+ };
|
|
|
+
|
|
|
+ dbx500_add_gpios(parent, ARRAY_AND_SIZE(db8500_gpio_base),
|
|
|
+ IRQ_DB8500_GPIO0, &pdata);
|
|
|
+ dbx500_add_pinctrl(parent, "pinctrl-db8500", U8500_PRCMU_BASE);
|
|
|
+}
|
|
|
+
|
|
|
+static int usb_db8500_rx_dma_cfg[] = {
|
|
|
+ DB8500_DMA_DEV38_USB_OTG_IEP_1_9,
|
|
|
+ DB8500_DMA_DEV37_USB_OTG_IEP_2_10,
|
|
|
+ DB8500_DMA_DEV36_USB_OTG_IEP_3_11,
|
|
|
+ DB8500_DMA_DEV19_USB_OTG_IEP_4_12,
|
|
|
+ DB8500_DMA_DEV18_USB_OTG_IEP_5_13,
|
|
|
+ DB8500_DMA_DEV17_USB_OTG_IEP_6_14,
|
|
|
+ DB8500_DMA_DEV16_USB_OTG_IEP_7_15,
|
|
|
+ DB8500_DMA_DEV39_USB_OTG_IEP_8
|
|
|
+};
|
|
|
+
|
|
|
+static int usb_db8500_tx_dma_cfg[] = {
|
|
|
+ DB8500_DMA_DEV38_USB_OTG_OEP_1_9,
|