|
@@ -250,3 +250,139 @@
|
|
|
#define OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CORE_INST, 0x0728)
|
|
|
#define OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET 0x0740
|
|
|
#define OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CORE_INST, 0x0740)
|
|
|
+
|
|
|
+/* CM2.IVAHD_CM2 register offsets */
|
|
|
+#define OMAP4_CM_IVAHD_CLKSTCTRL_OFFSET 0x0000
|
|
|
+#define OMAP4430_CM_IVAHD_CLKSTCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_IVAHD_INST, 0x0000)
|
|
|
+#define OMAP4_CM_IVAHD_STATICDEP_OFFSET 0x0004
|
|
|
+#define OMAP4430_CM_IVAHD_STATICDEP OMAP44XX_CM2_REGADDR(OMAP4430_CM2_IVAHD_INST, 0x0004)
|
|
|
+#define OMAP4_CM_IVAHD_DYNAMICDEP_OFFSET 0x0008
|
|
|
+#define OMAP4430_CM_IVAHD_DYNAMICDEP OMAP44XX_CM2_REGADDR(OMAP4430_CM2_IVAHD_INST, 0x0008)
|
|
|
+#define OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET 0x0020
|
|
|
+#define OMAP4430_CM_IVAHD_IVAHD_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_IVAHD_INST, 0x0020)
|
|
|
+#define OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET 0x0028
|
|
|
+#define OMAP4430_CM_IVAHD_SL2_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_IVAHD_INST, 0x0028)
|
|
|
+
|
|
|
+/* CM2.CAM_CM2 register offsets */
|
|
|
+#define OMAP4_CM_CAM_CLKSTCTRL_OFFSET 0x0000
|
|
|
+#define OMAP4430_CM_CAM_CLKSTCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CAM_INST, 0x0000)
|
|
|
+#define OMAP4_CM_CAM_STATICDEP_OFFSET 0x0004
|
|
|
+#define OMAP4430_CM_CAM_STATICDEP OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CAM_INST, 0x0004)
|
|
|
+#define OMAP4_CM_CAM_DYNAMICDEP_OFFSET 0x0008
|
|
|
+#define OMAP4430_CM_CAM_DYNAMICDEP OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CAM_INST, 0x0008)
|
|
|
+#define OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET 0x0020
|
|
|
+#define OMAP4430_CM_CAM_ISS_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CAM_INST, 0x0020)
|
|
|
+#define OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET 0x0028
|
|
|
+#define OMAP4430_CM_CAM_FDIF_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CAM_INST, 0x0028)
|
|
|
+
|
|
|
+/* CM2.DSS_CM2 register offsets */
|
|
|
+#define OMAP4_CM_DSS_CLKSTCTRL_OFFSET 0x0000
|
|
|
+#define OMAP4430_CM_DSS_CLKSTCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_DSS_INST, 0x0000)
|
|
|
+#define OMAP4_CM_DSS_STATICDEP_OFFSET 0x0004
|
|
|
+#define OMAP4430_CM_DSS_STATICDEP OMAP44XX_CM2_REGADDR(OMAP4430_CM2_DSS_INST, 0x0004)
|
|
|
+#define OMAP4_CM_DSS_DYNAMICDEP_OFFSET 0x0008
|
|
|
+#define OMAP4430_CM_DSS_DYNAMICDEP OMAP44XX_CM2_REGADDR(OMAP4430_CM2_DSS_INST, 0x0008)
|
|
|
+#define OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET 0x0020
|
|
|
+#define OMAP4430_CM_DSS_DSS_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_DSS_INST, 0x0020)
|
|
|
+#define OMAP4_CM_DSS_DEISS_CLKCTRL_OFFSET 0x0028
|
|
|
+#define OMAP4430_CM_DSS_DEISS_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_DSS_INST, 0x0028)
|
|
|
+
|
|
|
+/* CM2.GFX_CM2 register offsets */
|
|
|
+#define OMAP4_CM_GFX_CLKSTCTRL_OFFSET 0x0000
|
|
|
+#define OMAP4430_CM_GFX_CLKSTCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_GFX_INST, 0x0000)
|
|
|
+#define OMAP4_CM_GFX_STATICDEP_OFFSET 0x0004
|
|
|
+#define OMAP4430_CM_GFX_STATICDEP OMAP44XX_CM2_REGADDR(OMAP4430_CM2_GFX_INST, 0x0004)
|
|
|
+#define OMAP4_CM_GFX_DYNAMICDEP_OFFSET 0x0008
|
|
|
+#define OMAP4430_CM_GFX_DYNAMICDEP OMAP44XX_CM2_REGADDR(OMAP4430_CM2_GFX_INST, 0x0008)
|
|
|
+#define OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET 0x0020
|
|
|
+#define OMAP4430_CM_GFX_GFX_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_GFX_INST, 0x0020)
|
|
|
+
|
|
|
+/* CM2.L3INIT_CM2 register offsets */
|
|
|
+#define OMAP4_CM_L3INIT_CLKSTCTRL_OFFSET 0x0000
|
|
|
+#define OMAP4430_CM_L3INIT_CLKSTCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L3INIT_INST, 0x0000)
|
|
|
+#define OMAP4_CM_L3INIT_STATICDEP_OFFSET 0x0004
|
|
|
+#define OMAP4430_CM_L3INIT_STATICDEP OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L3INIT_INST, 0x0004)
|
|
|
+#define OMAP4_CM_L3INIT_DYNAMICDEP_OFFSET 0x0008
|
|
|
+#define OMAP4430_CM_L3INIT_DYNAMICDEP OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L3INIT_INST, 0x0008)
|
|
|
+#define OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET 0x0028
|
|
|
+#define OMAP4430_CM_L3INIT_MMC1_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L3INIT_INST, 0x0028)
|
|
|
+#define OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET 0x0030
|
|
|
+#define OMAP4430_CM_L3INIT_MMC2_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L3INIT_INST, 0x0030)
|
|
|
+#define OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET 0x0038
|
|
|
+#define OMAP4430_CM_L3INIT_HSI_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L3INIT_INST, 0x0038)
|
|
|
+#define OMAP4_CM_L3INIT_UNIPRO1_CLKCTRL_OFFSET 0x0040
|
|
|
+#define OMAP4430_CM_L3INIT_UNIPRO1_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L3INIT_INST, 0x0040)
|
|
|
+#define OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET 0x0058
|
|
|
+#define OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L3INIT_INST, 0x0058)
|
|
|
+#define OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET 0x0060
|
|
|
+#define OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L3INIT_INST, 0x0060)
|
|
|
+#define OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET 0x0068
|
|
|
+#define OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L3INIT_INST, 0x0068)
|
|
|
+#define OMAP4_CM_L3INIT_P1500_CLKCTRL_OFFSET 0x0078
|
|
|
+#define OMAP4430_CM_L3INIT_P1500_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L3INIT_INST, 0x0078)
|
|
|
+#define OMAP4_CM_L3INIT_EMAC_CLKCTRL_OFFSET 0x0080
|
|
|
+#define OMAP4430_CM_L3INIT_EMAC_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L3INIT_INST, 0x0080)
|
|
|
+#define OMAP4_CM_L3INIT_SATA_CLKCTRL_OFFSET 0x0088
|
|
|
+#define OMAP4430_CM_L3INIT_SATA_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L3INIT_INST, 0x0088)
|
|
|
+#define OMAP4_CM_L3INIT_TPPSS_CLKCTRL_OFFSET 0x0090
|
|
|
+#define OMAP4430_CM_L3INIT_TPPSS_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L3INIT_INST, 0x0090)
|
|
|
+#define OMAP4_CM_L3INIT_PCIESS_CLKCTRL_OFFSET 0x0098
|
|
|
+#define OMAP4430_CM_L3INIT_PCIESS_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L3INIT_INST, 0x0098)
|
|
|
+#define OMAP4_CM_L3INIT_CCPTX_CLKCTRL_OFFSET 0x00a8
|
|
|
+#define OMAP4430_CM_L3INIT_CCPTX_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L3INIT_INST, 0x00a8)
|
|
|
+#define OMAP4_CM_L3INIT_XHPI_CLKCTRL_OFFSET 0x00c0
|
|
|
+#define OMAP4430_CM_L3INIT_XHPI_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L3INIT_INST, 0x00c0)
|
|
|
+#define OMAP4_CM_L3INIT_MMC6_CLKCTRL_OFFSET 0x00c8
|
|
|
+#define OMAP4430_CM_L3INIT_MMC6_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L3INIT_INST, 0x00c8)
|
|
|
+#define OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET 0x00d0
|
|
|
+#define OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L3INIT_INST, 0x00d0)
|
|
|
+#define OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET 0x00e0
|
|
|
+#define OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L3INIT_INST, 0x00e0)
|
|
|
+
|
|
|
+/* CM2.L4PER_CM2 register offsets */
|
|
|
+#define OMAP4_CM_L4PER_CLKSTCTRL_OFFSET 0x0000
|
|
|
+#define OMAP4430_CM_L4PER_CLKSTCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L4PER_INST, 0x0000)
|
|
|
+#define OMAP4_CM_L4PER_DYNAMICDEP_OFFSET 0x0008
|
|
|
+#define OMAP4430_CM_L4PER_DYNAMICDEP OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L4PER_INST, 0x0008)
|
|
|
+#define OMAP4_CM_L4PER_ADC_CLKCTRL_OFFSET 0x0020
|
|
|
+#define OMAP4430_CM_L4PER_ADC_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L4PER_INST, 0x0020)
|
|
|
+#define OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET 0x0028
|
|
|
+#define OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L4PER_INST, 0x0028)
|
|
|
+#define OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET 0x0030
|
|
|
+#define OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L4PER_INST, 0x0030)
|
|
|
+#define OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET 0x0038
|
|
|
+#define OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L4PER_INST, 0x0038)
|
|
|
+#define OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET 0x0040
|
|
|
+#define OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L4PER_INST, 0x0040)
|
|
|
+#define OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET 0x0048
|
|
|
+#define OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L4PER_INST, 0x0048)
|
|
|
+#define OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET 0x0050
|
|
|
+#define OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L4PER_INST, 0x0050)
|
|
|
+#define OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET 0x0058
|
|
|
+#define OMAP4430_CM_L4PER_ELM_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L4PER_INST, 0x0058)
|
|
|
+#define OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET 0x0060
|
|
|
+#define OMAP4430_CM_L4PER_GPIO2_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L4PER_INST, 0x0060)
|
|
|
+#define OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET 0x0068
|
|
|
+#define OMAP4430_CM_L4PER_GPIO3_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L4PER_INST, 0x0068)
|
|
|
+#define OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET 0x0070
|
|
|
+#define OMAP4430_CM_L4PER_GPIO4_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L4PER_INST, 0x0070)
|
|
|
+#define OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET 0x0078
|
|
|
+#define OMAP4430_CM_L4PER_GPIO5_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L4PER_INST, 0x0078)
|
|
|
+#define OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET 0x0080
|
|
|
+#define OMAP4430_CM_L4PER_GPIO6_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L4PER_INST, 0x0080)
|
|
|
+#define OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET 0x0088
|
|
|
+#define OMAP4430_CM_L4PER_HDQ1W_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L4PER_INST, 0x0088)
|
|
|
+#define OMAP4_CM_L4PER_HECC1_CLKCTRL_OFFSET 0x0090
|
|
|
+#define OMAP4430_CM_L4PER_HECC1_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L4PER_INST, 0x0090)
|
|
|
+#define OMAP4_CM_L4PER_HECC2_CLKCTRL_OFFSET 0x0098
|
|
|
+#define OMAP4430_CM_L4PER_HECC2_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L4PER_INST, 0x0098)
|
|
|
+#define OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET 0x00a0
|
|
|
+#define OMAP4430_CM_L4PER_I2C1_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L4PER_INST, 0x00a0)
|
|
|
+#define OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET 0x00a8
|
|
|
+#define OMAP4430_CM_L4PER_I2C2_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L4PER_INST, 0x00a8)
|
|
|
+#define OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET 0x00b0
|
|
|
+#define OMAP4430_CM_L4PER_I2C3_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L4PER_INST, 0x00b0)
|
|
|
+#define OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET 0x00b8
|
|
|
+#define OMAP4430_CM_L4PER_I2C4_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L4PER_INST, 0x00b8)
|
|
|
+#define OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET 0x00c0
|
|
|
+#define OMAP4430_CM_L4PER_L4PER_CLKCTRL OMAP44XX_CM2_REGADDR(OMAP4430_CM2_L4PER_INST, 0x00c0)
|