|
@@ -770,3 +770,157 @@
|
|
#define OMAP4_USBB2_DR1_I_SHIFT 27
|
|
#define OMAP4_USBB2_DR1_I_SHIFT 27
|
|
#define OMAP4_USBB2_DR1_I_MASK (0x7 << 27)
|
|
#define OMAP4_USBB2_DR1_I_MASK (0x7 << 27)
|
|
#define OMAP4_USBB1_DR1_SR_SHIFT 25
|
|
#define OMAP4_USBB1_DR1_SR_SHIFT 25
|
|
|
|
+#define OMAP4_USBB1_DR1_SR_MASK (0x3 << 25)
|
|
|
|
+#define OMAP4_USBB1_DR1_I_SHIFT 22
|
|
|
|
+#define OMAP4_USBB1_DR1_I_MASK (0x7 << 22)
|
|
|
|
+#define OMAP4_USBB1_HSIC_DATA_WD_SHIFT 20
|
|
|
|
+#define OMAP4_USBB1_HSIC_DATA_WD_MASK (0x3 << 20)
|
|
|
|
+#define OMAP4_USBB1_HSIC_STROBE_WD_SHIFT 18
|
|
|
|
+#define OMAP4_USBB1_HSIC_STROBE_WD_MASK (0x3 << 18)
|
|
|
|
+#define OMAP4_USBB2_HSIC_DATA_WD_SHIFT 16
|
|
|
|
+#define OMAP4_USBB2_HSIC_DATA_WD_MASK (0x3 << 16)
|
|
|
|
+#define OMAP4_USBB2_HSIC_STROBE_WD_SHIFT 14
|
|
|
|
+#define OMAP4_USBB2_HSIC_STROBE_WD_MASK (0x3 << 14)
|
|
|
|
+#define OMAP4_USBB1_HSIC_DATA_OFFMODE_WD_ENABLE_SHIFT 13
|
|
|
|
+#define OMAP4_USBB1_HSIC_DATA_OFFMODE_WD_ENABLE_MASK (1 << 13)
|
|
|
|
+#define OMAP4_USBB1_HSIC_DATA_OFFMODE_WD_SHIFT 11
|
|
|
|
+#define OMAP4_USBB1_HSIC_DATA_OFFMODE_WD_MASK (0x3 << 11)
|
|
|
|
+#define OMAP4_USBB1_HSIC_STROBE_OFFMODE_WD_ENABLE_SHIFT 10
|
|
|
|
+#define OMAP4_USBB1_HSIC_STROBE_OFFMODE_WD_ENABLE_MASK (1 << 10)
|
|
|
|
+#define OMAP4_USBB1_HSIC_STROBE_OFFMODE_WD_SHIFT 8
|
|
|
|
+#define OMAP4_USBB1_HSIC_STROBE_OFFMODE_WD_MASK (0x3 << 8)
|
|
|
|
+#define OMAP4_USBB2_HSIC_DATA_OFFMODE_WD_ENABLE_SHIFT 7
|
|
|
|
+#define OMAP4_USBB2_HSIC_DATA_OFFMODE_WD_ENABLE_MASK (1 << 7)
|
|
|
|
+#define OMAP4_USBB2_HSIC_DATA_OFFMODE_WD_SHIFT 5
|
|
|
|
+#define OMAP4_USBB2_HSIC_DATA_OFFMODE_WD_MASK (0x3 << 5)
|
|
|
|
+#define OMAP4_USBB2_HSIC_STROBE_OFFMODE_WD_ENABLE_SHIFT 4
|
|
|
|
+#define OMAP4_USBB2_HSIC_STROBE_OFFMODE_WD_ENABLE_MASK (1 << 4)
|
|
|
|
+#define OMAP4_USBB2_HSIC_STROBE_OFFMODE_WD_SHIFT 2
|
|
|
|
+#define OMAP4_USBB2_HSIC_STROBE_OFFMODE_WD_MASK (0x3 << 2)
|
|
|
|
+
|
|
|
|
+/* CONTROL_SLIMBUS */
|
|
|
|
+#define OMAP4_SLIMBUS1_DR0_MB_SHIFT 30
|
|
|
|
+#define OMAP4_SLIMBUS1_DR0_MB_MASK (0x3 << 30)
|
|
|
|
+#define OMAP4_SLIMBUS1_DR1_MB_SHIFT 28
|
|
|
|
+#define OMAP4_SLIMBUS1_DR1_MB_MASK (0x3 << 28)
|
|
|
|
+#define OMAP4_SLIMBUS2_DR0_MB_SHIFT 26
|
|
|
|
+#define OMAP4_SLIMBUS2_DR0_MB_MASK (0x3 << 26)
|
|
|
|
+#define OMAP4_SLIMBUS2_DR1_MB_SHIFT 24
|
|
|
|
+#define OMAP4_SLIMBUS2_DR1_MB_MASK (0x3 << 24)
|
|
|
|
+#define OMAP4_SLIMBUS2_DR2_MB_SHIFT 22
|
|
|
|
+#define OMAP4_SLIMBUS2_DR2_MB_MASK (0x3 << 22)
|
|
|
|
+#define OMAP4_SLIMBUS2_DR3_MB_SHIFT 20
|
|
|
|
+#define OMAP4_SLIMBUS2_DR3_MB_MASK (0x3 << 20)
|
|
|
|
+#define OMAP4_SLIMBUS1_DR0_LB_SHIFT 19
|
|
|
|
+#define OMAP4_SLIMBUS1_DR0_LB_MASK (1 << 19)
|
|
|
|
+#define OMAP4_SLIMBUS2_DR1_LB_SHIFT 18
|
|
|
|
+#define OMAP4_SLIMBUS2_DR1_LB_MASK (1 << 18)
|
|
|
|
+
|
|
|
|
+/* CONTROL_PBIASLITE */
|
|
|
|
+#define OMAP4_USIM_PBIASLITE_HIZ_MODE_SHIFT 31
|
|
|
|
+#define OMAP4_USIM_PBIASLITE_HIZ_MODE_MASK (1 << 31)
|
|
|
|
+#define OMAP4_USIM_PBIASLITE_SUPPLY_HI_OUT_SHIFT 30
|
|
|
|
+#define OMAP4_USIM_PBIASLITE_SUPPLY_HI_OUT_MASK (1 << 30)
|
|
|
|
+#define OMAP4_USIM_PBIASLITE_VMODE_ERROR_SHIFT 29
|
|
|
|
+#define OMAP4_USIM_PBIASLITE_VMODE_ERROR_MASK (1 << 29)
|
|
|
|
+#define OMAP4_USIM_PBIASLITE_PWRDNZ_SHIFT 28
|
|
|
|
+#define OMAP4_USIM_PBIASLITE_PWRDNZ_MASK (1 << 28)
|
|
|
|
+#define OMAP4_USIM_PBIASLITE_VMODE_SHIFT 27
|
|
|
|
+#define OMAP4_USIM_PBIASLITE_VMODE_MASK (1 << 27)
|
|
|
|
+#define OMAP4_MMC1_PWRDNZ_SHIFT 26
|
|
|
|
+#define OMAP4_MMC1_PWRDNZ_MASK (1 << 26)
|
|
|
|
+#define OMAP4_MMC1_PBIASLITE_HIZ_MODE_SHIFT 25
|
|
|
|
+#define OMAP4_MMC1_PBIASLITE_HIZ_MODE_MASK (1 << 25)
|
|
|
|
+#define OMAP4_MMC1_PBIASLITE_SUPPLY_HI_OUT_SHIFT 24
|
|
|
|
+#define OMAP4_MMC1_PBIASLITE_SUPPLY_HI_OUT_MASK (1 << 24)
|
|
|
|
+#define OMAP4_MMC1_PBIASLITE_VMODE_ERROR_SHIFT 23
|
|
|
|
+#define OMAP4_MMC1_PBIASLITE_VMODE_ERROR_MASK (1 << 23)
|
|
|
|
+#define OMAP4_MMC1_PBIASLITE_PWRDNZ_SHIFT 22
|
|
|
|
+#define OMAP4_MMC1_PBIASLITE_PWRDNZ_MASK (1 << 22)
|
|
|
|
+#define OMAP4_MMC1_PBIASLITE_VMODE_SHIFT 21
|
|
|
|
+#define OMAP4_MMC1_PBIASLITE_VMODE_MASK (1 << 21)
|
|
|
|
+#define OMAP4_USBC1_ICUSB_PWRDNZ_SHIFT 20
|
|
|
|
+#define OMAP4_USBC1_ICUSB_PWRDNZ_MASK (1 << 20)
|
|
|
|
+
|
|
|
|
+/* CONTROL_I2C_0 */
|
|
|
|
+#define OMAP4_I2C4_SDA_GLFENB_SHIFT 31
|
|
|
|
+#define OMAP4_I2C4_SDA_GLFENB_MASK (1 << 31)
|
|
|
|
+#define OMAP4_I2C4_SDA_LOAD_BITS_SHIFT 29
|
|
|
|
+#define OMAP4_I2C4_SDA_LOAD_BITS_MASK (0x3 << 29)
|
|
|
|
+#define OMAP4_I2C4_SDA_PULLUPRESX_SHIFT 28
|
|
|
|
+#define OMAP4_I2C4_SDA_PULLUPRESX_MASK (1 << 28)
|
|
|
|
+#define OMAP4_I2C3_SDA_GLFENB_SHIFT 27
|
|
|
|
+#define OMAP4_I2C3_SDA_GLFENB_MASK (1 << 27)
|
|
|
|
+#define OMAP4_I2C3_SDA_LOAD_BITS_SHIFT 25
|
|
|
|
+#define OMAP4_I2C3_SDA_LOAD_BITS_MASK (0x3 << 25)
|
|
|
|
+#define OMAP4_I2C3_SDA_PULLUPRESX_SHIFT 24
|
|
|
|
+#define OMAP4_I2C3_SDA_PULLUPRESX_MASK (1 << 24)
|
|
|
|
+#define OMAP4_I2C2_SDA_GLFENB_SHIFT 23
|
|
|
|
+#define OMAP4_I2C2_SDA_GLFENB_MASK (1 << 23)
|
|
|
|
+#define OMAP4_I2C2_SDA_LOAD_BITS_SHIFT 21
|
|
|
|
+#define OMAP4_I2C2_SDA_LOAD_BITS_MASK (0x3 << 21)
|
|
|
|
+#define OMAP4_I2C2_SDA_PULLUPRESX_SHIFT 20
|
|
|
|
+#define OMAP4_I2C2_SDA_PULLUPRESX_MASK (1 << 20)
|
|
|
|
+#define OMAP4_I2C1_SDA_GLFENB_SHIFT 19
|
|
|
|
+#define OMAP4_I2C1_SDA_GLFENB_MASK (1 << 19)
|
|
|
|
+#define OMAP4_I2C1_SDA_LOAD_BITS_SHIFT 17
|
|
|
|
+#define OMAP4_I2C1_SDA_LOAD_BITS_MASK (0x3 << 17)
|
|
|
|
+#define OMAP4_I2C1_SDA_PULLUPRESX_SHIFT 16
|
|
|
|
+#define OMAP4_I2C1_SDA_PULLUPRESX_MASK (1 << 16)
|
|
|
|
+#define OMAP4_I2C4_SCL_GLFENB_SHIFT 15
|
|
|
|
+#define OMAP4_I2C4_SCL_GLFENB_MASK (1 << 15)
|
|
|
|
+#define OMAP4_I2C4_SCL_LOAD_BITS_SHIFT 13
|
|
|
|
+#define OMAP4_I2C4_SCL_LOAD_BITS_MASK (0x3 << 13)
|
|
|
|
+#define OMAP4_I2C4_SCL_PULLUPRESX_SHIFT 12
|
|
|
|
+#define OMAP4_I2C4_SCL_PULLUPRESX_MASK (1 << 12)
|
|
|
|
+#define OMAP4_I2C3_SCL_GLFENB_SHIFT 11
|
|
|
|
+#define OMAP4_I2C3_SCL_GLFENB_MASK (1 << 11)
|
|
|
|
+#define OMAP4_I2C3_SCL_LOAD_BITS_SHIFT 9
|
|
|
|
+#define OMAP4_I2C3_SCL_LOAD_BITS_MASK (0x3 << 9)
|
|
|
|
+#define OMAP4_I2C3_SCL_PULLUPRESX_SHIFT 8
|
|
|
|
+#define OMAP4_I2C3_SCL_PULLUPRESX_MASK (1 << 8)
|
|
|
|
+#define OMAP4_I2C2_SCL_GLFENB_SHIFT 7
|
|
|
|
+#define OMAP4_I2C2_SCL_GLFENB_MASK (1 << 7)
|
|
|
|
+#define OMAP4_I2C2_SCL_LOAD_BITS_SHIFT 5
|
|
|
|
+#define OMAP4_I2C2_SCL_LOAD_BITS_MASK (0x3 << 5)
|
|
|
|
+#define OMAP4_I2C2_SCL_PULLUPRESX_SHIFT 4
|
|
|
|
+#define OMAP4_I2C2_SCL_PULLUPRESX_MASK (1 << 4)
|
|
|
|
+#define OMAP4_I2C1_SCL_GLFENB_SHIFT 3
|
|
|
|
+#define OMAP4_I2C1_SCL_GLFENB_MASK (1 << 3)
|
|
|
|
+#define OMAP4_I2C1_SCL_LOAD_BITS_SHIFT 1
|
|
|
|
+#define OMAP4_I2C1_SCL_LOAD_BITS_MASK (0x3 << 1)
|
|
|
|
+#define OMAP4_I2C1_SCL_PULLUPRESX_SHIFT 0
|
|
|
|
+#define OMAP4_I2C1_SCL_PULLUPRESX_MASK (1 << 0)
|
|
|
|
+
|
|
|
|
+/* CONTROL_CAMERA_RX */
|
|
|
|
+#define OMAP4_CAMERARX_UNIPRO_CTRLCLKEN_SHIFT 31
|
|
|
|
+#define OMAP4_CAMERARX_UNIPRO_CTRLCLKEN_MASK (1 << 31)
|
|
|
|
+#define OMAP4_CAMERARX_CSI22_LANEENABLE_SHIFT 29
|
|
|
|
+#define OMAP4_CAMERARX_CSI22_LANEENABLE_MASK (0x3 << 29)
|
|
|
|
+#define OMAP4_CAMERARX_CSI21_LANEENABLE_SHIFT 24
|
|
|
|
+#define OMAP4_CAMERARX_CSI21_LANEENABLE_MASK (0x1f << 24)
|
|
|
|
+#define OMAP4_CAMERARX_UNIPRO_CAMMODE_SHIFT 22
|
|
|
|
+#define OMAP4_CAMERARX_UNIPRO_CAMMODE_MASK (0x3 << 22)
|
|
|
|
+#define OMAP4_CAMERARX_CSI22_CTRLCLKEN_SHIFT 21
|
|
|
|
+#define OMAP4_CAMERARX_CSI22_CTRLCLKEN_MASK (1 << 21)
|
|
|
|
+#define OMAP4_CAMERARX_CSI22_CAMMODE_SHIFT 19
|
|
|
|
+#define OMAP4_CAMERARX_CSI22_CAMMODE_MASK (0x3 << 19)
|
|
|
|
+#define OMAP4_CAMERARX_CSI21_CTRLCLKEN_SHIFT 18
|
|
|
|
+#define OMAP4_CAMERARX_CSI21_CTRLCLKEN_MASK (1 << 18)
|
|
|
|
+#define OMAP4_CAMERARX_CSI21_CAMMODE_SHIFT 16
|
|
|
|
+#define OMAP4_CAMERARX_CSI21_CAMMODE_MASK (0x3 << 16)
|
|
|
|
+
|
|
|
|
+/* CONTROL_AVDAC */
|
|
|
|
+#define OMAP4_AVDAC_ACEN_SHIFT 31
|
|
|
|
+#define OMAP4_AVDAC_ACEN_MASK (1 << 31)
|
|
|
|
+#define OMAP4_AVDAC_TVOUTBYPASS_SHIFT 30
|
|
|
|
+#define OMAP4_AVDAC_TVOUTBYPASS_MASK (1 << 30)
|
|
|
|
+#define OMAP4_AVDAC_INPUTINV_SHIFT 29
|
|
|
|
+#define OMAP4_AVDAC_INPUTINV_MASK (1 << 29)
|
|
|
|
+#define OMAP4_AVDAC_CTL_SHIFT 13
|
|
|
|
+#define OMAP4_AVDAC_CTL_MASK (0xffff << 13)
|
|
|
|
+#define OMAP4_AVDAC_CTL_WR_ACK_SHIFT 12
|
|
|
|
+#define OMAP4_AVDAC_CTL_WR_ACK_MASK (1 << 12)
|
|
|
|
+
|
|
|
|
+/* CONTROL_HDMI_TX_PHY */
|
|
|
|
+#define OMAP4_HDMITXPHY_PADORDER_SHIFT 31
|