|
@@ -659,3 +659,111 @@ static pinmux_enum_t pinmux_data[] = {
|
|
|
PINMUX_DATA(A19_MARK, FN_A19),
|
|
|
|
|
|
PINMUX_IPSR_DATA(IP0_2_0, USB_PENC2),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP0_2_0, SCK0, SEL_SCIF0_0),
|
|
|
+ PINMUX_IPSR_DATA(IP0_2_0, PWM1),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP0_2_0, PWMFSW0, SEL_PWMFSW_0),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP0_2_0, SCIF_CLK, SEL_SCIF_0),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP0_2_0, TCLK0_C, SEL_TMU0_2),
|
|
|
+ PINMUX_IPSR_DATA(IP0_5_3, BS),
|
|
|
+ PINMUX_IPSR_DATA(IP0_5_3, SD1_DAT2),
|
|
|
+ PINMUX_IPSR_DATA(IP0_5_3, MMC0_D2),
|
|
|
+ PINMUX_IPSR_DATA(IP0_5_3, FD2),
|
|
|
+ PINMUX_IPSR_DATA(IP0_5_3, ATADIR0),
|
|
|
+ PINMUX_IPSR_DATA(IP0_5_3, SDSELF),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP0_5_3, HCTS1, SEL_HSCIF1_0),
|
|
|
+ PINMUX_IPSR_DATA(IP0_5_3, TX4_C),
|
|
|
+ PINMUX_IPSR_DATA(IP0_7_6, A0),
|
|
|
+ PINMUX_IPSR_DATA(IP0_7_6, SD1_DAT3),
|
|
|
+ PINMUX_IPSR_DATA(IP0_7_6, MMC0_D3),
|
|
|
+ PINMUX_IPSR_DATA(IP0_7_6, FD3),
|
|
|
+ PINMUX_IPSR_DATA(IP0_9_8, A20),
|
|
|
+ PINMUX_IPSR_DATA(IP0_9_8, TX5_D),
|
|
|
+ PINMUX_IPSR_DATA(IP0_9_8, HSPI_TX2_B),
|
|
|
+ PINMUX_IPSR_DATA(IP0_11_10, A21),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP0_11_10, SCK5_D, SEL_SCIF5_3),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP0_11_10, HSPI_CLK2_B, SEL_HSPI2_1),
|
|
|
+ PINMUX_IPSR_DATA(IP0_13_12, A22),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP0_13_12, RX5_D, SEL_SCIF5_3),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP0_13_12, HSPI_RX2_B, SEL_HSPI2_1),
|
|
|
+ PINMUX_IPSR_DATA(IP0_13_12, VI1_R0),
|
|
|
+ PINMUX_IPSR_DATA(IP0_15_14, A23),
|
|
|
+ PINMUX_IPSR_DATA(IP0_15_14, FCLE),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP0_15_14, HSPI_CLK2, SEL_HSPI2_0),
|
|
|
+ PINMUX_IPSR_DATA(IP0_15_14, VI1_R1),
|
|
|
+ PINMUX_IPSR_DATA(IP0_18_16, A24),
|
|
|
+ PINMUX_IPSR_DATA(IP0_18_16, SD1_CD),
|
|
|
+ PINMUX_IPSR_DATA(IP0_18_16, MMC0_D4),
|
|
|
+ PINMUX_IPSR_DATA(IP0_18_16, FD4),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP0_18_16, HSPI_CS2, SEL_HSPI2_0),
|
|
|
+ PINMUX_IPSR_DATA(IP0_18_16, VI1_R2),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP0_18_16, SSI_WS78_B, SEL_SSI7_1),
|
|
|
+ PINMUX_IPSR_DATA(IP0_22_19, A25),
|
|
|
+ PINMUX_IPSR_DATA(IP0_22_19, SD1_WP),
|
|
|
+ PINMUX_IPSR_DATA(IP0_22_19, MMC0_D5),
|
|
|
+ PINMUX_IPSR_DATA(IP0_22_19, FD5),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP0_22_19, HSPI_RX2, SEL_HSPI2_0),
|
|
|
+ PINMUX_IPSR_DATA(IP0_22_19, VI1_R3),
|
|
|
+ PINMUX_IPSR_DATA(IP0_22_19, TX5_B),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP0_22_19, SSI_SDATA7_B, SEL_SSI7_1),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP0_22_19, CTS0_B, SEL_SCIF0_1),
|
|
|
+ PINMUX_IPSR_DATA(IP0_24_23, CLKOUT),
|
|
|
+ PINMUX_IPSR_DATA(IP0_24_23, TX3C_IRDA_TX_C),
|
|
|
+ PINMUX_IPSR_DATA(IP0_24_23, PWM0_B),
|
|
|
+ PINMUX_IPSR_DATA(IP0_25, CS0),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP0_25, HSPI_CS2_B, SEL_HSPI2_1),
|
|
|
+ PINMUX_IPSR_DATA(IP0_27_26, CS1_A26),
|
|
|
+ PINMUX_IPSR_DATA(IP0_27_26, HSPI_TX2),
|
|
|
+ PINMUX_IPSR_DATA(IP0_27_26, SDSELF_B),
|
|
|
+ PINMUX_IPSR_DATA(IP0_30_28, RD_WR),
|
|
|
+ PINMUX_IPSR_DATA(IP0_30_28, FWE),
|
|
|
+ PINMUX_IPSR_DATA(IP0_30_28, ATAG0),
|
|
|
+ PINMUX_IPSR_DATA(IP0_30_28, VI1_R7),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP0_30_28, HRTS1, SEL_HSCIF1_0),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP0_30_28, RX4_C, SEL_SCIF4_2),
|
|
|
+
|
|
|
+ PINMUX_IPSR_DATA(IP1_1_0, EX_CS0),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP1_1_0, RX3_C_IRDA_RX_C, SEL_SCIF3_2),
|
|
|
+ PINMUX_IPSR_DATA(IP1_1_0, MMC0_D6),
|
|
|
+ PINMUX_IPSR_DATA(IP1_1_0, FD6),
|
|
|
+ PINMUX_IPSR_DATA(IP1_3_2, EX_CS1),
|
|
|
+ PINMUX_IPSR_DATA(IP1_3_2, MMC0_D7),
|
|
|
+ PINMUX_IPSR_DATA(IP1_3_2, FD7),
|
|
|
+ PINMUX_IPSR_DATA(IP1_6_4, EX_CS2),
|
|
|
+ PINMUX_IPSR_DATA(IP1_6_4, SD1_CLK),
|
|
|
+ PINMUX_IPSR_DATA(IP1_6_4, MMC0_CLK),
|
|
|
+ PINMUX_IPSR_DATA(IP1_6_4, FALE),
|
|
|
+ PINMUX_IPSR_DATA(IP1_6_4, ATACS00),
|
|
|
+ PINMUX_IPSR_DATA(IP1_10_7, EX_CS3),
|
|
|
+ PINMUX_IPSR_DATA(IP1_10_7, SD1_CMD),
|
|
|
+ PINMUX_IPSR_DATA(IP1_10_7, MMC0_CMD),
|
|
|
+ PINMUX_IPSR_DATA(IP1_10_7, FRE),
|
|
|
+ PINMUX_IPSR_DATA(IP1_10_7, ATACS10),
|
|
|
+ PINMUX_IPSR_DATA(IP1_10_7, VI1_R4),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP1_10_7, RX5_B, SEL_SCIF5_1),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP1_10_7, HSCK1, SEL_HSCIF1_0),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP1_10_7, SSI_SDATA8_B, SEL_SSI8_1),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP1_10_7, RTS0_B_TANS_B, SEL_SCIF0_1),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP1_10_7, SSI_SDATA9, SEL_SSI9_0),
|
|
|
+ PINMUX_IPSR_DATA(IP1_14_11, EX_CS4),
|
|
|
+ PINMUX_IPSR_DATA(IP1_14_11, SD1_DAT0),
|
|
|
+ PINMUX_IPSR_DATA(IP1_14_11, MMC0_D0),
|
|
|
+ PINMUX_IPSR_DATA(IP1_14_11, FD0),
|
|
|
+ PINMUX_IPSR_DATA(IP1_14_11, ATARD0),
|
|
|
+ PINMUX_IPSR_DATA(IP1_14_11, VI1_R5),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP1_14_11, SCK5_B, SEL_SCIF5_1),
|
|
|
+ PINMUX_IPSR_DATA(IP1_14_11, HTX1),
|
|
|
+ PINMUX_IPSR_DATA(IP1_14_11, TX2_E),
|
|
|
+ PINMUX_IPSR_DATA(IP1_14_11, TX0_B),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP1_14_11, SSI_SCK9, SEL_SSI9_0),
|
|
|
+ PINMUX_IPSR_DATA(IP1_18_15, EX_CS5),
|
|
|
+ PINMUX_IPSR_DATA(IP1_18_15, SD1_DAT1),
|
|
|
+ PINMUX_IPSR_DATA(IP1_18_15, MMC0_D1),
|
|
|
+ PINMUX_IPSR_DATA(IP1_18_15, FD1),
|
|
|
+ PINMUX_IPSR_DATA(IP1_18_15, ATAWR0),
|
|
|
+ PINMUX_IPSR_DATA(IP1_18_15, VI1_R6),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP1_18_15, HRX1, SEL_HSCIF1_0),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP1_18_15, RX2_E, SEL_SCIF2_4),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP1_18_15, RX0_B, SEL_SCIF0_1),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP1_18_15, SSI_WS9, SEL_SSI9_0),
|
|
|
+ PINMUX_IPSR_DATA(IP1_20_19, MLB_CLK),
|
|
|
+ PINMUX_IPSR_DATA(IP1_20_19, PWM2),
|