|  | @@ -1099,3 +1099,61 @@
 | 
	
		
			
				|  |  |  
 | 
	
		
			
				|  |  |  #define	PFDE			0x0008			/* Port F DMA Request Enable		*/
 | 
	
		
			
				|  |  |  #define	PFDE_UART		0x0000			/* 		Enable UART0 RX/TX			*/
 | 
	
		
			
				|  |  | +#define	PFDE_DMA		0x0008			/* 		Enable DMAR1:0				*/
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +#define	PFTE			0x0010			/* Port F Timer Enable				*/
 | 
	
		
			
				|  |  | +#define	PFTE_UART		0x0000			/*		Enable UART1 RX/TX			*/
 | 
	
		
			
				|  |  | +#define	PFTE_TIMER		0x0010			/* 		Enable TMR7:6				*/
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +#define	PFS6E			0x0020			/* Port F SPI SSEL 6 Enable			*/
 | 
	
		
			
				|  |  | +#define	PFS6E_TIMER		0x0000			/*		Enable TMR5					*/
 | 
	
		
			
				|  |  | +#define	PFS6E_SPI		0x0020			/* 		Enable SPI_SSEL6			*/
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +#define	PFS5E			0x0040			/* Port F SPI SSEL 5 Enable			*/
 | 
	
		
			
				|  |  | +#define	PFS5E_TIMER		0x0000			/*		Enable TMR4					*/
 | 
	
		
			
				|  |  | +#define	PFS5E_SPI		0x0040			/* 		Enable SPI_SSEL5			*/
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +#define	PFS4E			0x0080			/* Port F SPI SSEL 4 Enable			*/
 | 
	
		
			
				|  |  | +#define	PFS4E_TIMER		0x0000			/*		Enable TMR3					*/
 | 
	
		
			
				|  |  | +#define	PFS4E_SPI		0x0080			/* 		Enable SPI_SSEL4			*/
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +#define	PFFE			0x0100			/* Port F PPI Frame Sync Enable		*/
 | 
	
		
			
				|  |  | +#define	PFFE_TIMER		0x0000			/* 		Enable TMR2					*/
 | 
	
		
			
				|  |  | +#define	PFFE_PPI		0x0100			/* 		Enable PPI FS3				*/
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +#define	PGSE			0x0200			/* Port G SPORT1 Secondary Enable	*/
 | 
	
		
			
				|  |  | +#define	PGSE_PPI		0x0000			/* 		Enable PPI D9:8				*/
 | 
	
		
			
				|  |  | +#define	PGSE_SPORT		0x0200			/* 		Enable DR1SEC/DT1SEC		*/
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +#define	PGRE			0x0400			/* Port G SPORT1 Receive Enable		*/
 | 
	
		
			
				|  |  | +#define	PGRE_PPI		0x0000			/* 		Enable PPI D12:10			*/
 | 
	
		
			
				|  |  | +#define	PGRE_SPORT		0x0400			/* 		Enable DR1PRI/RFS1/RSCLK1	*/
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +#define	PGTE			0x0800			/* Port G SPORT1 Transmit Enable	*/
 | 
	
		
			
				|  |  | +#define	PGTE_PPI		0x0000			/* 		Enable PPI D15:13			*/
 | 
	
		
			
				|  |  | +#define	PGTE_SPORT		0x0800			/* 		Enable DT1PRI/TFS1/TSCLK1	*/
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* entry addresses of the user-callable Boot ROM functions */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +#define _BOOTROM_RESET 0xEF000000
 | 
	
		
			
				|  |  | +#define _BOOTROM_FINAL_INIT 0xEF000002
 | 
	
		
			
				|  |  | +#define _BOOTROM_DO_MEMORY_DMA 0xEF000006
 | 
	
		
			
				|  |  | +#define _BOOTROM_BOOT_DXE_FLASH 0xEF000008
 | 
	
		
			
				|  |  | +#define _BOOTROM_BOOT_DXE_SPI 0xEF00000A
 | 
	
		
			
				|  |  | +#define _BOOTROM_BOOT_DXE_TWI 0xEF00000C
 | 
	
		
			
				|  |  | +#define _BOOTROM_GET_DXE_ADDRESS_FLASH 0xEF000010
 | 
	
		
			
				|  |  | +#define _BOOTROM_GET_DXE_ADDRESS_SPI 0xEF000012
 | 
	
		
			
				|  |  | +#define _BOOTROM_GET_DXE_ADDRESS_TWI 0xEF000014
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* Alternate Deprecated Macros Provided For Backwards Code Compatibility */
 | 
	
		
			
				|  |  | +#define	PGDE_UART   PFDE_UART
 | 
	
		
			
				|  |  | +#define	PGDE_DMA    PFDE_DMA
 | 
	
		
			
				|  |  | +#define	CKELOW		SCKELOW
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* ==== end from defBF534.h ==== */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* HOST Port Registers */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +#define                     HOST_CONTROL  0xffc03400   /* HOST Control Register */
 | 
	
		
			
				|  |  | +#define                      HOST_STATUS  0xffc03404   /* HOST Status Register */
 | 
	
		
			
				|  |  | +#define                     HOST_TIMEOUT  0xffc03408   /* HOST Acknowledge Mode Timeout Register */
 |