|
@@ -315,3 +315,58 @@
|
|
#define EXYNOS5_CLKDIV_FSYS1 EXYNOS_CLKREG(0x1054C)
|
|
#define EXYNOS5_CLKDIV_FSYS1 EXYNOS_CLKREG(0x1054C)
|
|
#define EXYNOS5_CLKDIV_FSYS2 EXYNOS_CLKREG(0x10550)
|
|
#define EXYNOS5_CLKDIV_FSYS2 EXYNOS_CLKREG(0x10550)
|
|
#define EXYNOS5_CLKDIV_FSYS3 EXYNOS_CLKREG(0x10554)
|
|
#define EXYNOS5_CLKDIV_FSYS3 EXYNOS_CLKREG(0x10554)
|
|
|
|
+#define EXYNOS5_CLKDIV_PERIC0 EXYNOS_CLKREG(0x10558)
|
|
|
|
+#define EXYNOS5_CLKDIV_PERIC1 EXYNOS_CLKREG(0x1055C)
|
|
|
|
+#define EXYNOS5_CLKDIV_PERIC2 EXYNOS_CLKREG(0x10560)
|
|
|
|
+#define EXYNOS5_CLKDIV_PERIC3 EXYNOS_CLKREG(0x10564)
|
|
|
|
+#define EXYNOS5_CLKDIV_PERIC4 EXYNOS_CLKREG(0x10568)
|
|
|
|
+#define EXYNOS5_CLKDIV_PERIC5 EXYNOS_CLKREG(0x1056C)
|
|
|
|
+#define EXYNOS5_SCLK_DIV_ISP EXYNOS_CLKREG(0x10580)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_CLKGATE_IP_ACP EXYNOS_CLKREG(0x08800)
|
|
|
|
+#define EXYNOS5_CLKGATE_IP_ISP0 EXYNOS_CLKREG(0x0C800)
|
|
|
|
+#define EXYNOS5_CLKGATE_IP_ISP1 EXYNOS_CLKREG(0x0C804)
|
|
|
|
+#define EXYNOS5_CLKGATE_IP_GSCL EXYNOS_CLKREG(0x10920)
|
|
|
|
+#define EXYNOS5_CLKGATE_IP_DISP1 EXYNOS_CLKREG(0x10928)
|
|
|
|
+#define EXYNOS5_CLKGATE_IP_MFC EXYNOS_CLKREG(0x1092C)
|
|
|
|
+#define EXYNOS5_CLKGATE_IP_G3D EXYNOS_CLKREG(0x10930)
|
|
|
|
+#define EXYNOS5_CLKGATE_IP_GEN EXYNOS_CLKREG(0x10934)
|
|
|
|
+#define EXYNOS5_CLKGATE_IP_FSYS EXYNOS_CLKREG(0x10944)
|
|
|
|
+#define EXYNOS5_CLKGATE_IP_GPS EXYNOS_CLKREG(0x1094C)
|
|
|
|
+#define EXYNOS5_CLKGATE_IP_PERIC EXYNOS_CLKREG(0x10950)
|
|
|
|
+#define EXYNOS5_CLKGATE_IP_PERIS EXYNOS_CLKREG(0x10960)
|
|
|
|
+#define EXYNOS5_CLKGATE_BLOCK EXYNOS_CLKREG(0x10980)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_BPLL_CON0 EXYNOS_CLKREG(0x20110)
|
|
|
|
+#define EXYNOS5_CLKSRC_CDREX EXYNOS_CLKREG(0x20200)
|
|
|
|
+#define EXYNOS5_CLKDIV_CDREX EXYNOS_CLKREG(0x20500)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_PLL_DIV2_SEL EXYNOS_CLKREG(0x20A24)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_EPLL_LOCK EXYNOS_CLKREG(0x10030)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_EPLLCON0_LOCKED_SHIFT (29)
|
|
|
|
+
|
|
|
|
+#define PWR_CTRL1_CORE2_DOWN_RATIO (7 << 28)
|
|
|
|
+#define PWR_CTRL1_CORE1_DOWN_RATIO (7 << 16)
|
|
|
|
+#define PWR_CTRL1_DIV2_DOWN_EN (1 << 9)
|
|
|
|
+#define PWR_CTRL1_DIV1_DOWN_EN (1 << 8)
|
|
|
|
+#define PWR_CTRL1_USE_CORE1_WFE (1 << 5)
|
|
|
|
+#define PWR_CTRL1_USE_CORE0_WFE (1 << 4)
|
|
|
|
+#define PWR_CTRL1_USE_CORE1_WFI (1 << 1)
|
|
|
|
+#define PWR_CTRL1_USE_CORE0_WFI (1 << 0)
|
|
|
|
+
|
|
|
|
+#define PWR_CTRL2_DIV2_UP_EN (1 << 25)
|
|
|
|
+#define PWR_CTRL2_DIV1_UP_EN (1 << 24)
|
|
|
|
+#define PWR_CTRL2_DUR_STANDBY2_VAL (1 << 16)
|
|
|
|
+#define PWR_CTRL2_DUR_STANDBY1_VAL (1 << 8)
|
|
|
|
+#define PWR_CTRL2_CORE2_UP_RATIO (1 << 4)
|
|
|
|
+#define PWR_CTRL2_CORE1_UP_RATIO (1 << 0)
|
|
|
|
+
|
|
|
|
+/* Compatibility defines and inclusion */
|
|
|
|
+
|
|
|
|
+#include <mach/regs-pmu.h>
|
|
|
|
+
|
|
|
|
+#define S5P_EPLL_CON EXYNOS4_EPLL_CON0
|
|
|
|
+
|
|
|
|
+#endif /* __ASM_ARCH_REGS_CLOCK_H */
|