|
@@ -3209,3 +3209,136 @@ static struct omap_hwmod_ocp_if am33xx_l4_ls__uart2 = {
|
|
|
static struct omap_hwmod_addr_space am33xx_uart3_addr_space[] = {
|
|
|
{
|
|
|
.pa_start = 0x48024000,
|
|
|
+ .pa_end = 0x48024000 + SZ_8K - 1,
|
|
|
+ .flags = ADDR_TYPE_RT,
|
|
|
+ },
|
|
|
+ { }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_ocp_if am33xx_l4_ls__uart3 = {
|
|
|
+ .master = &am33xx_l4_ls_hwmod,
|
|
|
+ .slave = &am33xx_uart3_hwmod,
|
|
|
+ .clk = "l4ls_gclk",
|
|
|
+ .addr = am33xx_uart3_addr_space,
|
|
|
+ .user = OCP_USER_MPU,
|
|
|
+};
|
|
|
+
|
|
|
+/* l4 ls -> uart4 */
|
|
|
+static struct omap_hwmod_addr_space am33xx_uart4_addr_space[] = {
|
|
|
+ {
|
|
|
+ .pa_start = 0x481A6000,
|
|
|
+ .pa_end = 0x481A6000 + SZ_8K - 1,
|
|
|
+ .flags = ADDR_TYPE_RT,
|
|
|
+ },
|
|
|
+ { }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_ocp_if am33xx_l4_ls__uart4 = {
|
|
|
+ .master = &am33xx_l4_ls_hwmod,
|
|
|
+ .slave = &am33xx_uart4_hwmod,
|
|
|
+ .clk = "l4ls_gclk",
|
|
|
+ .addr = am33xx_uart4_addr_space,
|
|
|
+ .user = OCP_USER_MPU,
|
|
|
+};
|
|
|
+
|
|
|
+/* l4 ls -> uart5 */
|
|
|
+static struct omap_hwmod_addr_space am33xx_uart5_addr_space[] = {
|
|
|
+ {
|
|
|
+ .pa_start = 0x481A8000,
|
|
|
+ .pa_end = 0x481A8000 + SZ_8K - 1,
|
|
|
+ .flags = ADDR_TYPE_RT,
|
|
|
+ },
|
|
|
+ { }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_ocp_if am33xx_l4_ls__uart5 = {
|
|
|
+ .master = &am33xx_l4_ls_hwmod,
|
|
|
+ .slave = &am33xx_uart5_hwmod,
|
|
|
+ .clk = "l4ls_gclk",
|
|
|
+ .addr = am33xx_uart5_addr_space,
|
|
|
+ .user = OCP_USER_MPU,
|
|
|
+};
|
|
|
+
|
|
|
+/* l4 ls -> uart6 */
|
|
|
+static struct omap_hwmod_addr_space am33xx_uart6_addr_space[] = {
|
|
|
+ {
|
|
|
+ .pa_start = 0x481aa000,
|
|
|
+ .pa_end = 0x481aa000 + SZ_8K - 1,
|
|
|
+ .flags = ADDR_TYPE_RT,
|
|
|
+ },
|
|
|
+ { }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_ocp_if am33xx_l4_ls__uart6 = {
|
|
|
+ .master = &am33xx_l4_ls_hwmod,
|
|
|
+ .slave = &am33xx_uart6_hwmod,
|
|
|
+ .clk = "l4ls_gclk",
|
|
|
+ .addr = am33xx_uart6_addr_space,
|
|
|
+ .user = OCP_USER_MPU,
|
|
|
+};
|
|
|
+
|
|
|
+/* l4 wkup -> wd_timer1 */
|
|
|
+static struct omap_hwmod_addr_space am33xx_wd_timer1_addrs[] = {
|
|
|
+ {
|
|
|
+ .pa_start = 0x44e35000,
|
|
|
+ .pa_end = 0x44e35000 + SZ_4K - 1,
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
+ },
|
|
|
+ { }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_ocp_if am33xx_l4_wkup__wd_timer1 = {
|
|
|
+ .master = &am33xx_l4_wkup_hwmod,
|
|
|
+ .slave = &am33xx_wd_timer1_hwmod,
|
|
|
+ .clk = "dpll_core_m4_div2_ck",
|
|
|
+ .addr = am33xx_wd_timer1_addrs,
|
|
|
+ .user = OCP_USER_MPU,
|
|
|
+};
|
|
|
+
|
|
|
+/* usbss */
|
|
|
+/* l3 s -> USBSS interface */
|
|
|
+static struct omap_hwmod_addr_space am33xx_usbss_addr_space[] = {
|
|
|
+ {
|
|
|
+ .name = "usbss",
|
|
|
+ .pa_start = 0x47400000,
|
|
|
+ .pa_end = 0x47400000 + SZ_4K - 1,
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
+ },
|
|
|
+ {
|
|
|
+ .name = "musb0",
|
|
|
+ .pa_start = 0x47401000,
|
|
|
+ .pa_end = 0x47401000 + SZ_2K - 1,
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
+ },
|
|
|
+ {
|
|
|
+ .name = "musb1",
|
|
|
+ .pa_start = 0x47401800,
|
|
|
+ .pa_end = 0x47401800 + SZ_2K - 1,
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
+ },
|
|
|
+ { }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_ocp_if am33xx_l3_s__usbss = {
|
|
|
+ .master = &am33xx_l3_s_hwmod,
|
|
|
+ .slave = &am33xx_usbss_hwmod,
|
|
|
+ .clk = "l3s_gclk",
|
|
|
+ .addr = am33xx_usbss_addr_space,
|
|
|
+ .user = OCP_USER_MPU,
|
|
|
+ .flags = OCPIF_SWSUP_IDLE,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_ocp_if *am33xx_hwmod_ocp_ifs[] __initdata = {
|
|
|
+ &am33xx_l4_fw__emif_fw,
|
|
|
+ &am33xx_l3_main__emif,
|
|
|
+ &am33xx_mpu__l3_main,
|
|
|
+ &am33xx_mpu__prcm,
|
|
|
+ &am33xx_l3_s__l4_ls,
|
|
|
+ &am33xx_l3_s__l4_wkup,
|
|
|
+ &am33xx_l3_s__l4_fw,
|
|
|
+ &am33xx_l3_main__l4_hs,
|
|
|
+ &am33xx_l3_main__l3_s,
|
|
|
+ &am33xx_l3_main__l3_instr,
|
|
|
+ &am33xx_l3_main__gfx,
|
|
|
+ &am33xx_l3_s__l3_main,
|
|
|
+ &am33xx_pruss__l3_main,
|